



# High-Current, Synchronous Buck Power Stage

## FEATURES

- Integrates Synchronous Buck Driver and NexFET<sup>™</sup> Power MOSFET Technology for High Power Density and High Efficiency
- 15-A Output Current Capability for DSP and ASIC
- 4.7-V to 14-V Input Voltage Range
- Operational Switching Frequency Up to 2 MHz
- Built-In High-Side Current Protection
- DCR Current Sensing for Overcurrent
   Protection and Output Current Monitoring
- Voltage Proportional to Load Current Monitor
   Output
- Tri-State PWM Input for Power Stage Shutdown
- UVLO Housekeeping Circuit
- Integrated Thermal Shutdown
- 40-Pin, 5 mm x 7 mm, PQFN PowerStack™ Package

### **APPLICATIONS**

APPLICATION DIAGRAM

- Digital or Analog POL Power Modules
- High Power Density DC-DC Converters for Telecom and Networking Applications

## DESCRIPTION

UCD74111 is a multi-chip module integrating a driver device and two NexFET power MOSFETs into a thermally enhanced compact, 5 mm  $\times$  7 mm, QFN package. A 15-A output current capability makes the device suitable for powering DSP and ASIC. The device is designed to complement digital or analog PWM controllers. The PWM input of the driver device is 3-state compatible. Two driver circuits provide high charge and discharge current for the high-side Nchannel FET switch and the low-side N-channel FET synchronous rectifier in a synchronous buck converter.

A precision current sensing amplifier that processes the voltage present across an external current sense element measures and monitors the output current. The PWM controller on the IMON pin can use this amplified signal. On-board comparators monitor the voltage across the high-side switch and the voltage across the external current sense element to safeguard the power stage from sudden high-current loads. A single resistor for the high-side comparator sets the blanking delay. This delay guards against false reports coincident with switching edge noise. In the event of a high-side fault or an overcurrent fault, the high-side FET turns OFF and the fault flag (FLT) asserts to alert the PWM controller.



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet. NexFET, PowerStack are trademarks of Texas Instruments.

### UCD74111 SLUSAT8-OCTOBER 2012

TEXAS INSTRUMENTS

www.ti.com



These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

#### **ORDERING INFORMATION**<sup>(1)</sup>

| TEMPERATURE<br>RANGE | PINS | PACKAGE | ORDERING NUMBER |
|----------------------|------|---------|-----------------|
| -40°C to 125°C       | 40   | RVF     | UCD74111RVF     |

(1) For the most current package and ordering information, see the Package Option Addendum at the end of this document, or see the TI website at www.ti.com.

### **ABSOLUTE MAXIMUM RATINGS**

over operating free-air temperature range (unless otherwise noted)<sup>(1)</sup>

|               |                                  | VALU | E                                                                                 | UNIT |
|---------------|----------------------------------|------|-----------------------------------------------------------------------------------|------|
|               |                                  | MIN  | MAX<br>16<br>20<br>22<br>25<br>7<br>7<br>23<br>27<br>29<br>32<br>3.6<br>5.6<br>16 |      |
|               | VDD, VIN                         | -0.3 | 16                                                                                | V    |
|               | SW DC                            | -1   | 16                                                                                | V    |
|               | SW Pulse < 400 ns, E = 20 µJ     | -2   | 20                                                                                | V    |
|               | SW Pulse < 64 ns                 | -5   | 22                                                                                | V    |
| Voltage range | SW Pulse < 40 ns                 | -7   | 25                                                                                | V    |
|               | VGG, AVGG (Externally supplied)  | -0.3 | 7                                                                                 | V    |
|               | BOOT DC                          | -0.3 | 23                                                                                | V    |
|               | BOOT Pulse (SW at 20 V < 400 ns) | -0.3 | 27                                                                                | V    |
|               | BOOT Pulse (SW at 22 V < 64 ns)  | -0.3 | 29                                                                                | V    |
|               | BOOT Pulse (SW at 25 V < 40 ns)  | -0.3 | 32                                                                                | V    |
|               | ILIM, VGG_DIS, IMON, FLT         | -0.3 | 3.6                                                                               | V    |
|               | CSP, CSN, RDLY, PWM, SRE, SRE_MD | -0.3 | 5.6                                                                               | V    |
|               | HS_SNS                           | -0.3 | 16                                                                                | V    |
| Tomporatura   | TJ                               | -40  | 150                                                                               | °C   |
| Temperature   | T <sub>stg</sub>                 | -55  | 150                                                                               | °C   |

(1) Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only and functional operation of the device at these or any other condition beyond those included under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods of time may affect device reliability.

### THERMAL INFORMATION

|                         |                                              | UCD74111              |       |
|-------------------------|----------------------------------------------|-----------------------|-------|
|                         | THERMAL METRIC <sup>(1)</sup>                | PQFN (RVF) 40-<br>PIN | UNITS |
| $\theta_{JA}$           | Junction-to-ambient thermal resistance       | 28.9                  |       |
| $\theta_{JCtop}$        | Junction-to-case (top) thermal resistance    | 15.4                  |       |
| Ψ <sub>JT</sub>         | Junction-to-top characterization parameter   | 0.2                   | °C/W  |
| $\psi_{JB}$             | Junction-to-board characterization parameter | 5.1                   |       |
| $\theta_{\text{JCbot}}$ | Junction-to-case (bottom) thermal resistance | 0.8                   |       |

(1) For more information about traditional and new thermal metrics, see the IC Package Thermal Metrics application report, SPRA953.



## **RECOMMENDED OPERATING CONDITIONS**

|           |                                        | MIN | TYP | MAX | UNIT |
|-----------|----------------------------------------|-----|-----|-----|------|
| VDD, VIN  |                                        | 4.7 |     | 14  | V    |
| VGG, AVGG | Externally supplied gate drive voltage | 4.6 |     | 6.5 | V    |
| TJ        | Operating junction temperature         | -40 |     | 125 | °C   |

## **ELECTROSTATIC DISCHARGE (ESD) PROTECTION**

|                           | MIN | TYP | MAX | UNIT |
|---------------------------|-----|-----|-----|------|
| Human body model (HBM)    |     | 1.5 |     | kV   |
| Charge device model (CDM) |     | 500 |     | V    |

UCD74111

SLUSAT8-OCTOBER 2012

www.ti.com

### **ELECTRICAL CHARACTERISTICS**

 $T_{J} = -40^{\circ}$ C to 125°C,  $V_{VDD}$ ,  $V_{VIN} = 12$  V, all parameters at zero power dissipation (unless otherwise noted)

|                                       | PARAMETER                                                      | TEST CONDITIONS                                                                               | MIN  | TYP  | MAX   | UNIT |  |
|---------------------------------------|----------------------------------------------------------------|-----------------------------------------------------------------------------------------------|------|------|-------|------|--|
| INPUT SUPP                            | PLY                                                            |                                                                                               |      |      |       |      |  |
| V <sub>VIN</sub><br>V <sub>VDD</sub>  | <ul> <li>Input supply voltage range</li> </ul>                 |                                                                                               | 4.7  |      | 14    | V    |  |
| I <sub>VDD</sub>                      | Supply current                                                 | Not switching, PWM = LOW                                                                      |      | 8    | 10    | mA   |  |
|                                       | E UNDER-VOLTAGE LOCKOUT                                        |                                                                                               |      |      |       |      |  |
| V <sub>GG-ON</sub>                    | UVLO on voltage                                                |                                                                                               |      | 4.4  | 4.6   | V    |  |
| V <sub>GG-OFF</sub>                   | UVLO off voltage                                               |                                                                                               | 4.1  | 4.3  |       | V    |  |
| V <sub>GG-HYS</sub>                   | UVLO hysteresis voltage                                        |                                                                                               |      | 80   |       | mV   |  |
|                                       | Y GENERATOR                                                    | · · · · · · · · · · · · · · · · · · ·                                                         |      |      |       |      |  |
| V <sub>GG</sub>                       | Output voltage                                                 | V <sub>VIN</sub> = 12 V, I <sub>GG</sub> = 50 mA                                              | 5.3  | 6.0  | 6.8   | V    |  |
| V <sub>DO</sub>                       | Dropout voltage, V <sub>VDD</sub> – V <sub>GG</sub>            | V <sub>VIN</sub> = 4. 7V, I <sub>GG</sub> = 50 mA                                             |      |      | 350   | mV   |  |
| <b>BP3 REGUL</b>                      |                                                                | + +                                                                                           |      |      |       |      |  |
| V <sub>BP3</sub>                      | Output voltage                                                 | V <sub>VIN</sub> = 12 V, I <sub>BP3</sub> = 2 mA                                              | 3.0  | 3.2  | 3.3   | V    |  |
| DIGITAL INF                           | PUT SIGNALS (PWM, SRE)                                         |                                                                                               |      |      |       |      |  |
| V <sub>IH-PWM</sub>                   | Positive-going input threshold voltage                         |                                                                                               |      | 1.8  | 2.1   | V    |  |
| V <sub>IL-PWM</sub>                   | Negative-going input threshold voltage                         |                                                                                               | 0.8  | 0.9  |       | V    |  |
| PWM                                   | Input voltage hysteresis, (V <sub>IH</sub> – V <sub>IL</sub> ) |                                                                                               |      | 0.9  |       | V    |  |
| V <sub>IH-SRE</sub>                   | Positive-going input threshold voltage                         |                                                                                               |      | 1.5  | 1.7   | V    |  |
| V <sub>IL-SRE</sub>                   | Negative-going input threshold voltage                         |                                                                                               | 0.9  | 1.0  |       |      |  |
| SRE                                   | Input voltage hysteresis, $(V_{IH} - V_{IL})$                  |                                                                                               |      | 0.45 |       | V    |  |
|                                       |                                                                | V <sub>PWM</sub> = 5 V                                                                        |      | 140  |       |      |  |
| I <sub>PWM</sub>                      | Input current                                                  | V <sub>PWM</sub> = 3.3 V                                                                      | 70   |      |       | μA   |  |
|                                       |                                                                | V <sub>PWM</sub> = 0 V                                                                        |      | -63  |       |      |  |
|                                       |                                                                | $V_{SRE} = 5 V$                                                                               |      | 190  |       |      |  |
| I <sub>SRE</sub>                      | Input current                                                  | V <sub>SRE</sub> = 3.3 V                                                                      |      | 12   |       | μA   |  |
| ORE                                   |                                                                | $V_{SRE} = 0 V$                                                                               |      | -330 |       | •    |  |
| t <sub>HLD-R</sub> <sup>(1)</sup>     | tri-state hold-off time                                        | V <sub>PWM</sub> transition from 0 V to 1.65 V,<br>time until low-side drive falls to 0 V     | 450  | 600  | 750   | ns   |  |
| OUTPUT CU                             | JRRENT LIMIT (ILIM)                                            |                                                                                               |      |      |       |      |  |
| R <sub>ILIM-IN</sub> <sup>(1)</sup>   | ILIM input impedance                                           |                                                                                               |      | 250  |       | kΩ   |  |
| VILIM                                 | ILIM set point range                                           |                                                                                               | 0.5  |      | 3     | V    |  |
| V <sub>FLT-HI</sub>                   | FLT output high level                                          | $I_{LOAD} = -2 \text{ mA}$                                                                    | 2.7  | 3.3  |       | V    |  |
| V <sub>FLT-LO</sub>                   | FLT output low level                                           | $I_{LOAD} = 2 \text{ mA}$                                                                     |      | 0.1  | 0.6   | V    |  |
| t <sub>FAULT-FLT</sub> <sup>(1)</sup> | Fault detection time. Delay until FLT asserted                 | $V_{ILIM} = 1.5 \text{ V}, (V_{CSP} - V_{CSN}) = 20 \text{ mV},$<br>$V_{CSN} = 1.8 \text{ V}$ |      | 350  | 475   | ns   |  |
| $t_{\text{DLY}}^{(1)}$                | Propagation delay from PWM to reset FLT                        | PWM falling to FLT falling after a current limit event clears. PWM pulse width ≥ 100 ns       |      | 85   | 200   | ns   |  |
| CURRENT S                             | SENSE BLANKING (RDLY, HS_SNS)                                  |                                                                                               |      |      |       |      |  |
| I <sub>RDLY</sub>                     | RDLY source current                                            | 8.06 k $\Omega$ resistor from RDLY to AGND                                                    |      | 90   |       | μA   |  |
| R <sub>RDLY</sub> <sup>(1)</sup>      | RDLY resistance range                                          |                                                                                               | 5.00 | 8.06 | 25.00 | kΩ   |  |
| t <sub>BLANK</sub>                    | HS_SNS blanking time                                           | $R_{RDLY} = 8.06k\Omega$ . From SW rising to HS fault comparator enabled.                     | 110  | 125  | 140   | ns   |  |
| I <sub>OCH</sub>                      | Overcurrent threshold for high-side FET                        | $T_{J} = 25^{\circ}C, (V_{BOOT} - V_{SW}) = 5.5V$                                             |      | 30   |       | А    |  |

(1) Ensured by design. Not production tested.





## ELECTRICAL CHARACTERISTICS (continued)

 $T_J = -40^{\circ}C$  to 125°C,  $V_{VDD}$ ,  $V_{VIN} = 12$  V, all parameters at zero power dissipation (unless otherwise noted)

|                                     | PARAMETER                        | TEST CONDITIONS                                                                            | MIN  | TYP  | MAX  | UNIT  |
|-------------------------------------|----------------------------------|--------------------------------------------------------------------------------------------|------|------|------|-------|
| CURRENT                             | SENSE AMPLIFIER (IMON, CSP, CSN) |                                                                                            |      |      |      |       |
| VIMON                               | IMON voltage at no load          | CSP = CSN = 1.8V                                                                           | 0.46 | 0.50 | 0.54 | V     |
| $R_{CS-IN}^{(2)}$                   | Input impedance                  | Differential, (V <sub>CSP</sub> - V <sub>CSN</sub> )                                       |      | 100  |      | kΩ    |
|                                     |                                  | (V <sub>CSP</sub> - V <sub>CSN</sub> ) = 10 mV, 0.5 V $\leq$ V <sub>CSN</sub> $\leq$ 3.3 V | 48   | 50.2 | 52.4 |       |
| G <sub>CS</sub>                     | Closed loop DC gain              | Gain with 2.49 $k\Omega$ resistors in series with CSP, CSN                                 | 45.0 | 47.0 | 49.2 | V/V   |
| VCM <sup>(2)</sup>                  | Input common mode voltage range  | $V_{CM}$ maximum limit is ( $V_{VGG}$ – 1.2 V)                                             | -0.3 |      | 5.3  | V     |
| V <sub>IMON(min)</sub>              | Minimum IMON voltage             | $V_{CSP}$ = 1.2 V; $V_{CSN}$ = 1.3 V, $I_{IMON}$ = -250 $\mu$ A                            |      | 0.1  | 0.15 | V     |
| V <sub>IMON(max)</sub>              | Maximum IMON voltage             | $V_{CSP}$ = 1.3 V; $V_{CSN}$ = 1.2 V, $I_{IMON}$ = 500 $\mu A$                             | 3.0  | 3.2  | 3.3  | V     |
| SR <sup>(2)</sup>                   | Sampling rate                    |                                                                                            |      | 5    |      | Msps  |
| OUTPUT ST                           | AGE                              |                                                                                            |      |      |      |       |
| R <sub>HI</sub>                     | High side device resistance      | $T_J = 25^{\circ}C, V_{BOOT} - V_{SW} = 5.5 V$                                             |      | 4.5  | 6.5  | mΩ    |
| R <sub>LO</sub>                     | Low side device resistance       | $T_J = 25^{\circ}C$                                                                        |      | 1.9  | 2.7  | 11175 |
| BOOTSTRA                            | P DIODE                          |                                                                                            |      |      |      |       |
| V <sub>F</sub>                      | Forward voltage                  | Forward bias current 20 mA                                                                 |      | 0.4  |      | V     |
| THERMAL                             | SHUTDOWN                         |                                                                                            |      |      |      |       |
| T <sub>TSD-R</sub> <sup>(2)</sup>   | Rising threshold                 |                                                                                            | 155  | 165  | 175  | °C    |
| T <sub>TSD-F</sub> <sup>(2)</sup>   | Falling threshold                |                                                                                            | 135  | 145  | 155  | °C    |
| T <sub>TSD-HYS</sub> <sup>(2)</sup> | Hysteresis                       |                                                                                            |      | 20   |      | °C    |

(2) Ensured by design. Not production tested.

#### **DEVICE INFORMATION**



The thermal pad functions as an electrical ground connection.

#### **PIN FUNCTIONS**

| PIN    | I   |     | DECODIDITION                                                                                                                                                                                                                                                                                                                                                                                                                                       |  |  |  |  |  |  |
|--------|-----|-----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|
| NAME   | NO. | I/O | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                                                        |  |  |  |  |  |  |
| AGND   | 1   |     | Analog ground return for all circuits except the low-side gate driver. The analog ground and power ground should be connected together at one point, near the AGND pin.                                                                                                                                                                                                                                                                            |  |  |  |  |  |  |
| AVGG   | 40  | I/O | Voltage supply to internal control circuitry. Connect a low ESR bypass ceramic capacitor of 100 nF or greater from this pin to AGND. Also a resistor of $1\Omega$ to $2\Omega$ must be connected between VGG and this pin.                                                                                                                                                                                                                         |  |  |  |  |  |  |
| воот   | 5   | I/O | Floating bootstrap supply for high side driver. Connect the bootstrap capacitor between this pin and the SW node. The bootstrap capacitor provides the charge to turn on the high-side FET. A low ESR ceramic capacitor of 220 nF or greater from this pin to SW must be connected.                                                                                                                                                                |  |  |  |  |  |  |
| BP3    | 37  | 0   | Output bypass for the internal 3.3V regulator. Connect a low ESR bypass ceramic capacitor of 1 $\mu$ F or greater from this pin to AGND.                                                                                                                                                                                                                                                                                                           |  |  |  |  |  |  |
| CSN    | 35  | I   | Inverting input of the output current sense amplifier and current limit comparator.                                                                                                                                                                                                                                                                                                                                                                |  |  |  |  |  |  |
| CSP    | 36  | I   | Non-inverting input of the output current sense amplifier and current limit comparator.                                                                                                                                                                                                                                                                                                                                                            |  |  |  |  |  |  |
| FLT    | 29  | 0   | Fault Flag. The FLT signal is a 3.3V digital output which asserts high when an overcurrent, over-temperature, or UVLO fault is detected. After the device detects an overcurrent event, the flag resets to low on the falling edge of the next pulse, provided the overcurrent condition no longer exists during the on-time of the PWM signal. For UVLO and over-temperature faults, the flag is reset when the fault condition no longer exists. |  |  |  |  |  |  |
| HS_SNS | 28  | I   | A 2-k $\Omega$ resistor must be connected from this pin directly to the drain of the high-side FET.                                                                                                                                                                                                                                                                                                                                                |  |  |  |  |  |  |
| ILIM   | 32  | I   | Output current limit threshold set pin. The voltage on this pin sets the fault threshold voltage on the IMON pin. The nominal threshold voltage range is 0.5 V to 3.0 V. When $V_{IMON}$ exceeds $V_{ILIM}$ , the FLT pin is asserts and the high-side gate pulse truncates.                                                                                                                                                                       |  |  |  |  |  |  |
| IMON   | 33  | 0   | Current sense linear amplifier output. The output voltage level on this pin represents the average output current. $V(IMON) = 0.5 V + 50.2(V(CSP) - V(CSN))$ .                                                                                                                                                                                                                                                                                     |  |  |  |  |  |  |
|        | 4   |     |                                                                                                                                                                                                                                                                                                                                                                                                                                                    |  |  |  |  |  |  |
| N/C    | 6   |     | Not internally connected.                                                                                                                                                                                                                                                                                                                                                                                                                          |  |  |  |  |  |  |
|        | 34  |     |                                                                                                                                                                                                                                                                                                                                                                                                                                                    |  |  |  |  |  |  |



## PIN FUNCTIONS (continued)

| PIN         |       |     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |  |  |  |  |  |
|-------------|-------|-----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|
| NAME        | NO.   | I/O | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |  |  |  |  |  |  |
|             | 13    |     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |  |  |  |  |  |
|             | 14    |     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |  |  |  |  |  |
|             | 15    |     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |  |  |  |  |  |
| PGND        | 16    |     | Dever around nine. These piec provide a return path for low side FET and the low side gate driver                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |  |  |  |  |  |  |
| PGND        | 17    |     | Power ground pins. These pins provide a return path for low-side FET and the low-side gate driver.                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |  |  |  |  |  |  |
|             | 18    |     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |  |  |  |  |  |
|             | 19    |     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |  |  |  |  |  |
|             | 20    |     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |  |  |  |  |  |
| PWM         | 38    | I   | PWM input. This pin is a digital input that accepts 3.3 V or 5 V logic level signals. A Schmitt trigger input comparator desensitizes this pin from external noise. When SRE mode is high, this pin controls both gate drivers. When SRE mode is low, this pin only controls the high-side driver. This pin can detect when the input drive signal has switched to a high impedance (tri-state) mode. When the high impedance mode is detected, both the high-side gate and low-side gate signals are held low.                                                                |  |  |  |  |  |  |
| RDLY        | 39    | I   | Requires a resistor to AGND for setting the current sense blanking time for the high-side current sense<br>comparator and output current limit circuitry.                                                                                                                                                                                                                                                                                                                                                                                                                      |  |  |  |  |  |  |
| SRE         | 31    | I   | Synchronous rectifier enable or low-side input. This pin is a digital input capable of accepting 3.3V or 5V logic level signals. A Schmitt trigger input comparator desensitizes this pin from external noise. When SRE mode is high, this signal, when low, disables the synchronous rectifier FET. The low-side gate signal is held off. When SRE mode is high, this signal, when high, allows the low-side gate signal to function according to the state of the PWM pin. When SRE mode is low, this pin is a direct input to the low-side gate driver.                     |  |  |  |  |  |  |
| SRE_MD      | 30    | I   | Synchronous rectifier enable mode select pin. When pulled high to BP3, the high-side and low-side gate drive timing is controlled by the PWM pin. Anti-cross-conduction logic prevents simultaneous application of high-side and low-side gate drive. When pulled low to AGND, independent operation of the high-side and low-side gate is selected. The high-side gate is directly controlled by the PWM signal. The low-side gate is directly controlled by the SRE signal. No anti-cross-conduction circuitry is active in this mode. This pin should not be left floating. |  |  |  |  |  |  |
|             | 7     |     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |  |  |  |  |  |
|             | 8     |     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |  |  |  |  |  |
| SW          | 9     | I/O | Sense line for the adaptive anti-cross conduction circuitry. Serves as common connection for the flying high                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |  |  |  |  |  |  |
| 500         | 10    | 1/0 | side FET driver.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |  |  |  |  |  |  |
|             | 11    |     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |  |  |  |  |  |
|             | 12    |     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |  |  |  |  |  |
| VDD         | 27    | I   | Input voltage to internal driver circuitry and control circuitry. Connect a low ESR bypass ceramic capacitor of 100 nF or greater from this pin to AGND.                                                                                                                                                                                                                                                                                                                                                                                                                       |  |  |  |  |  |  |
| VGG         | 3     | I/O | Gate drive voltage supply. When VGG_DIS is low, VGG is generated by an on-chip linear regulator. Nominal output voltage is 6.4 V. When VGG_DIS is high, an externally supplied gate voltage can be applied to this pin. Connect a 4.7 µF low ESR ceramic capacitor from this pin to PGND.                                                                                                                                                                                                                                                                                      |  |  |  |  |  |  |
| VGG_DIS     | 2     | I   | VGG disable pin. When pulled high to BP3, the on-chip VGG linear regulator is disabled. When disabled, an externally supplied gate voltage must be connected to the VGG pin. Connect this pin to AGND to use the on-chip regulator.                                                                                                                                                                                                                                                                                                                                            |  |  |  |  |  |  |
| VIN         | 21–26 | Ι   | Power input to the high-side FET.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |  |  |  |  |  |  |
| Thermal Pad |       |     | Power Pad for better thermal performance. It is also connected to PGND internally.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |  |  |  |  |  |  |

UCD74111 SLUSAT8-OCTOBER 2012



www.ti.com

### **BLOCK DIAGRAM**





### DETAILED DESCRIPTION

#### Introduction

The UCD74111 is a power stage for synchronous buck converter with current measurement and fault detection capabilities making it an ideal partner for digital power controllers. This device incorporates two high-current gate drive stages, two high-performance NexFET power MOSFETs, and sophisticated current measurement circuitry that allows for the monitoring and reporting of output load current. Two separate fault detection blocks protect the power stage from excessive load current or short circuits. On-chip thermal shutdown protects the device in case of severe over-temperature conditions. The device detects faults immediately, truncates the power conversion cycle in progress, without controller intervention, and asserts a digital fault flag (FLT). An on-chip linear regulator supplies the gate drive voltage. If desired, this regulator can be disabled and an external gate drive voltage can be supplied. Mode selection pins allow the device to be used in synchronous mode or independent mode. In synchronous mode, the high-side and low-side gate timing is controlled by a single PWM input. Anti-cross-conduction dead-time intervals are applied automatically to the gate drives. The PWM and SRE pins directly controls the high-side and low-side gate drive signals In independent mode. The automatic dead-time logic is disabled in this mode. When operating in synchronous mode, the use of the low-side FET can be disabled under the control of the SRE pin. This feature facilitates start-up into a pre-bias voltage and is also used in some applications to reduce power consumption at light loads.

#### PWM Input (PWM)

The PWM input pin accepts the digital signal from the controller that represents the desired high-side FET ontime duration. This input accepts 3.3-V logic levels, but also tolerates 5-V input levels. The SRE mode pin sets the behavior of the PWM pin. When the SRE mode pin asserts high, the device goes into in synchronous mode. In this mode, PWM input signal controls both the timing duration of the high-side gate drive and the low-side gate drive . When PWM is high, the high-side gate drive (HS Gate) is on and the low-side gate drive is off. When PWM is low, the high-side gate drive is off and the low-side gate drive is on. Automatic anti-cross-conduction logic monitors the gate to source voltage of the FETs to verify that the proper FET is turned OFF before the other FET is turned ON. When the SRE mode pin is asserted low, the device goes into independent mode. In this mode the PWM input controls the high-side gate drive only. When PWM is high, the high-side gate drive is on. While in independent mode, the SRE pin directly controls the low-side FET. Independent mode does not activate any anti-cross-conduction logic. The user must ensure that the PWM and SRE signals do not overlap.

The PWM input supports a tri-state detection feature. It detects when the PWM input signal has entered a tristate mode. When the device detects a tri-state mode, both the high-side and low-side gate drive signals remain OFF. To support this mode, the PMW input pin has an internal pull-up resistor of approximately 50 k $\Omega$  connected to the 3.3 V input. It also has a 50 k $\Omega$  pull-down resistor to ground. During normal operation, the PWM input signal swings below 0.8 V and above 2.5 V. If the source driving the PWM pin enters a tri-state or high impedance state, the internal pull-up/pull-down resistors tends to pull the voltage on the PWM pin to 1.65 V. If the voltage on the PWM pin remains within the 0.8 V to 2.5 V tri-state detection range for longer than the tri-state detection hold-off time (t<sub>HLD\_R</sub>), then the device enters tri-state mode and turns both gate drives OFF. This behavior occurs regardless of the state of the SRE mode and SRE pins. When exiting tri-state mode, PWM should first be asserted low. This ensures that the bootstrap capacitor is recharged before attempting to turn on the high-side FET.

The logic threshold of this pin typically exhibits 900 mV of hysteresis to provide noise immunity and ensure glitchfree operation of the gate drivers.



#### Synchronous Rectifier Enable Input (SRE)

The SRE (synchronous rectifier enable) pin is a digital input with an internal ,10-k $\Omega$ , pull-up resistor connected to the 3.3-V input. It is designed to accept 3.3-V logic levels, but is also tolerant of 5-V levels. The SRE mode pin sets the behavior of the SRE pin. When the SRE mode pin is asserted high, the device enters synchronous mode. In synchronous mode, the input, when asserted high, enables the operation of the low-side synchronous rectifier FET. The PWM input controls the state of the low-side gate drive signal . When SRE is asserted low while in synchronous mode, the low-side FET gate drive holds low, keeping the FET off. While remaining OFF, the low-side FET restricts the current flow to the intrinsic body diode. When the SRE mode pin is asserted low, the device enters independent mode. In independent mode, the state of the low-side gate drive signal follows the state of the SRE signal. It is completely independent of the state of the PWM and SRE signals do not overlap.

The logic threshold of this pin typically exhibits 450 mV of hysteresis to provide noise immunity and ensure glitchfree operation of the low-side gate driver.

#### SRE Mode (SRE\_MD)

The SRE mode pin is a digital input that accept 3.3-V logic levels, and levels up to 5-V. The SRE pin sets the operational mode on the device. When asserted high, the device enters synchronous mode. In synchronous mode, the PWM input controls the behavior of both the high-side and low-side gate drive signals. When asserted low, this pin configures the device for independent mode. In independent mode the PWM pin controls the high-side FET and the SRE pin controls the low-side FET. The SRE mode pin should be s permanently tied high or low depending on the power architecture being implemented. It not intended to be switched dynamically while the device is in operation. This pin can be tied to the BP3 pin to always select synchronous mode.

#### Input Voltage for Internal Circuits (VDD)

The VDD pin supplies power to the internal circuits of the device. An internal linear regulator that provides the  $V_{VGG}$  gate drive voltage conditions the input power . A second regulator that operates off of the  $V_{VGG}$  rail produces an internal 3.3-V supply that powers the internal analog and digital functional blocks. The BP3 pin provides access for a high frequency bypass capacitor on this internal rail. The VGG regulator produces a nominal output of 6.4 V. The undervoltage lockout (UVLO) circuitry monitors the output of the VGG regulator. The device does not attempt to produce gate drive pulses until the VGG voltage is above the UVLO threshold. This delay ensures that there is sufficient voltage available to drive the power FETs into saturation when switching activity begins.

### Voltage Supply for Gate Drive and Internal Control Circuitry (VGG and AVGG)

The VGG pin is the gate drive voltage for the high current gate drive stages. The AVGG pin is the voltage supply to internal control circuitry. The on-chip regulator can supply the voltage internally on the VGG pin, or the user can supply the voltage externally. When using the internal regulator, the VGG\_DIS pin should be tied low. When an external source of VGG is to be used, the VGG\_DIS pin must be tied high. Current is drawn from the VGG supply in fast, high-current pulses. Connect s 4.7-µF ceramic capacitor between the VGG pin and PGND pin as close as possible to the package.

Connect a resistor with a value between 1  $\Omega$  and 2  $\Omega$  between the AVGG pin and the VGG pin. A low ESR bypass ceramic capacitor of 100 nF or greater needs to be connected from AVGG pin to AGND as well.

Whether the voltage is internally or externally supplied, UVLO circuitry monitors the voltage on the VGG pin. The voltage must be higher than the UVLO threshold before power conversion can occur. Note that the FLT pin is asserted high when  $V_{VGG}$  is below the UVLO threshold.

### VGG Disable (VGG\_DIS)

The VGG\_DIS pin, when asserted high, disables the on-chip VGG linear regulator. When tied low, the VGG linear regulator is derives the VGG supply from  $V_{IN}$ . Permanently tie the VGG\_DIS pin high or low depending on the power architecture being implemented. The VGG\_DIS pin should not be switched dynamically while the device is in operation.



#### Switching Node (SW)

The SW pin connects to the switching node of the power conversion stage. It acts as the return path for the highside gate driver. When configured as a synchronous buck stage, the voltage swing on SW normally traverses from below ground to well above  $V_{IN}$ . Parasitic inductance in the high-side FET and the output capacitance ( $C_{OSS}$ ) of both power FETs form a resonant circuit that can produce high frequency ( > 100 MHz) ringing on this node. The voltage peak of this ringing, if not controlled, can be significantly higher than  $V_{IN}$ . Ensure that no peak ringing amplitude exceeds the absolute maximum rating limit for the pin.

In many cases, connecting a series resistor and capacitor snubber network connected from the switching node to PGND can dampen the ringing and decreasing the peak amplitude. Make sllowanced for snubber network components during the layout of the printed circuit board. If testing reveals that the ringing amplitude at the SW pin exceeds the limit, then populate the snubber components.

Placing a BOOT resistor with a value between 5  $\Omega$  and 10  $\Omega$  in series with the BOOT capacitor slows down the turn-on of the high-side FET and can help to reduce the peak ringing at the switching node as well.

### Bootstrap (BST)

The BST pin provides the drive voltage for the high-side FET. A bootstrap capacitor connects his pin to the SW node. Internally, a diode connects the BST pin to the VGG supply. In normal operation, when the high-side FET is off and the low-side FET is on, the SW node is pulled to ground and, thus, holds one side of the bootstrap capacitor at ground potential. The other side of the bootstrap capacitor is clamped by the internal diode to VGG. The voltage across the bootstrap capacitor at this point is the magnitude of the gate drive voltage available to switch-on the high-side FET. The bootstrap capacitor should be a low ESR ceramic type, with a recommended minimum value of 0.22  $\mu$ F. The recommended minimum voltage rating is 16 V or higher.

#### Current Sense (CSP, CSN)

The CSP and CSN pins are the input to the differential current sense amplifier. The current sense positive (CSP) pin connects to the non-inverting input, the current sense negative (CSN) connects to the inverting input. This amplifier provides the means to monitor and measure the output current of the power stage. The circuitry can be used with a discrete, low value, series current sense resistor, or can make use of the popular inductor DCR sense method.

Figure 1 illustrates the DCR method of currnet sensing . A series resistor and capacitor network is added across the buck stage power inductor. When the value of L/DCR is equal to RC, then the *voltage* developed across the capacitor, C, is a replica of the voltage waveform the *ideal current* would induce in the dc resistance (DCR) of the inductor. This method does *not* detect changes in current due to changes in inductance value caused by saturation effects. The value used for C should be between 0.1  $\mu$ F and 2.2  $\mu$ F. This maintains a low impendence of the sense network, which reduces its susceptibility to noise pickup from the switching node. The trace lengths of the CSP and CSN signals should be kept short and parallel. To aid in rejection of high frequency common-mode noise, a series 2.49-k $\Omega$  resistor should be added to both the CSP and CSN signal paths, with the resistors being placed close to the pins at the package. This small amount of additional resistance slightly lowers the current sense gain.

Select power inductors with the lowest possible DCR in order to minimize losses. Typical DCR values range between 0.5 m $\Omega$  and 5 m $\Omega$ . With a load current of 15 A, the voltage presented across the CSP and CSN pins is between 7.5 mV and 75 mV. Note that this small differential signal is superimposed on a large common mode signal that is the dc output voltage. This makes the current sense signal challenging to process.

The UCD74111 uses switched capacitor technology to perform the differential to single-ended conversion of the sensed current signal. This technique offers excellent common mode rejection. The differential CSP-CSN signal is amplified by a factor of 47 and then a fixed 500-mV pedestal voltage is added to the result. This signal is presented to the IMON pin.

When using inductors with DCR values of 2.0 m $\Omega$  or higher, it may be necessary to attenuate the input signal to prevent saturation of the current sense amplifier. Add of resistor R2 as shown in Figure 2 to provide attenuation.



UCD74111 SLUSAT8 - OCTOBER 2012



Figure 1. DCR Current Sense

Figure 2. Attenuating the DCR Sense Signal

The amount of attenuation is equal to R2/(R1 + R2). The equivalent resistance value to use in the L/DCR = RC formula is the parallel combination of R1 and R2. Thus, when using the circuit shown in Figure 2,

$$\frac{L}{DCR} = \frac{C \times R1 \times R2}{(R1 + R2)}$$
(1)

#### **Current Monitor (IMON)**

The IMON pin signal is a voltage proportional to the output current delivered by the power stage. Figure 1 describes the voltage magnitude when using the circuit shown in Figure 1.. Equation 2 reflects the gain reduction caused by the series 2.49-k $\Omega$  resistors.

$$V(I_{OUT}) = 0.5 + 47 \times DCR \times I_{LOAD}$$
<sup>(2)</sup>

If the calculated value of  $V_{IMON}$  at maximum load exceeds 2.5 V, then the circuit of Figure 2 should be used. When using the circuit shown in Figure 2, the modified Equation 3 describes the voltage on IMON.

$$V(I_{OUT}) = 0.5 + 47 \times DCR \times I_{LOAD} \times \left(\frac{R2}{R1 + R2}\right)$$
(3)

In either case, the output voltage is 500 mV at no load. Current that is sourced to the load causes the IMON voltage to rise above 500 mV. Current that is forced into the power stage (sinking current) is considered *negative* current and causes the IMON voltage to fall below 500 mV. The usable dynamic range of the IMON signal is approximately 100 mV to 3.1 V. Note that this signal swing could exceed not just the maximum range of an analog to digital converter (ADC) that may be used to read or monitor the IMON signal, but also the maximum programmable limit for the fault OC threshold. For example, the UCD92xx family of digital controllers has maximum limit of 2.5 V for the ADC converter and 2.0 V for the fault overcurrent threshold, even though the input pin can tolerate voltages up to 3.3 V.

The device internally feeds the IMON voltage ( $V_{IMON}$ ) to the non-inverting input of the output overcurrent fault comparator. Set the overcurrent threshold to approximately 150% of the rated power stage output current plus one half of the peak-to-peak inductor ripple current. This setting requires that the IMON signal remain within its linear dynamic range at this threshold load current level. This requirement may force the use of the attenuation circuit of Figure 2. Note that the IMON voltage (that goes to the output overcurrent fault comparator) is held during the blanking interval set by the resistor on the RDLY pin. This means that the IMON pin does not reflect output current changes during the blanking interval, and that a fault is not flagged until the blanking interval terminates.

### Current Limit (ILIM)

The ILIM pin feeds the inverting input of the output overcurrent fault comparator. The voltage applied to this pin sets the overcurrent fault threshold. When the voltage on the  $I_{MON}$  pin exceeds the voltage on this pin, a fault is flagged. The voltage on this pin can be set by a voltage divider, a DAC, or by a filtered PWM output. The usable voltage range of the ILIM pin is approximately 0.6V to 3.1V. This represents the linear range of the IMON signal for sourced output current. When using a voltage divider to set the threshold, a small (0.01µF) capacitor to BP3 can be added to improve noise immunity.

12 Submit Documentation Feedback

www.ti.com

(1)



### Blanking Time (RDLY)

The RDLY pin sets the blanking time of the high-side fault detection comparator. A resistor to AGND sets the blanking time according to the following formula, where  $t_{BLANK}$  is in nanoseconds and RDLY is in k $\Omega$ . Do not use a value greater than 25 k $\Omega$  for the RDLY resistor.

$$R_{\text{RDLY}} = \frac{(t_{\text{BLANK}} - 54.4)}{8.76}$$
(4)

To calculate the nominal blanking time for a given value of resistance, use Equation 5.

 $t_{BLANK} = 8.76 \times R_{RDLY} + 54.4$ 

(5)

The blanking interval begins on the rising edge of SW. During the blanking time the high-side fault comparator is held off. A high-side fault is flagged when the voltage drop across the high-side FET exceeds the threshold set by the HS\_SNS pin. Blanking is required because the high amplitude ringing that occurs on the rising edge of SW would otherwise cause false triggering of the fault comparator. The required amount of blanking time is a function of the high-side FET, the PCB layout, and whether or not a snubber network is being used. A value of 100 ns is a typical starting point. An  $R_{RDLY}$  of 8.06 k $\Omega$  provides 125 ns of blanking. Maintains a blanking interval as short as possible, consistent with reliable fault detection. The blanking interval sets the minimum duty cycle pulse width where high-side fault detection is possible. When the duty-cycle of the PWM pulses are narrower than the blanking time, the high-side fault detection comparator is held off for the entire on-time and is, therefore, blind to any high-side faults.

Internally, a 90- $\mu$ A current source supplies the RDLY. When using the default value of 8.06 k $\Omega$ , the voltage measured on the RDLY pin is approximately 725 mV.

### Fault Flag (FLT)

The fault flag (FLT) is a digital output pin that asserts when a significant fault is detected. It alerts the host controller to an event that has interrupted power conversion. The device holds the FLT pin low in normal operation.

When a fault is detected, the FLT pin asserts high (3.3 V). There are four events that can trigger the FLT signal:

- output overcurrent
- high-side overcurrent
- undervoltage lockout (UVLO)
- thermal shutdown

The Fault Behavior section describes operation of the device during fault conditions. When asserted in response to an overcurrent fault, the FLT signal is reset low upon the falling edge of a subsequent PWM pulse, provided no faults are detected during the on-time of the pulse. If the fault is still present, the flag remains asserted. When asserted in response to an UVLO or thermal shutdown event, the FLT pin automatically de-asserts itself when the UVLO or thermal event has passed. If the on-time of the PWM pulse is less than 100 ns, then more than one pulse may be required to reset the flag.

#### 3.3-V BP Regulator (BP3)

The BP3 pin provides a connection point for a bypass capacitor that quiets the internal 3.3-V voltage rail. Connect a 1- $\mu$ F (or greater) ceramic capacitor from this pin to analog ground. Do not draw current from this pin. The BP3 pin is not intended to be a significant source of 3.3-V input voltage. However, the user can design an application that includes 3.3-V source for an ILIM voltage divider and a tie point for the SRE mode pin. Limit the current drawn 100  $\mu$ A or less.

#### Fault Behavior

When faults are detected, the device reacts immediately to minimize power dissipation in the FETs and protect the system. The type of fault influences the behavior of the gate drive signals.

Immediately after a thermal shutdown fault occurs, the device forces both high-side gate and low-side gate low. They remain low (regardless of the state of the PWM and the SRE pin) for the duration of the thermal shutdown.

Copyright © 2012, Texas Instruments Incorporated

UCD74111 SLUSAT8-OCTOBER 2012



www.ti.com

A UVLO fault occurs when the voltage on the VGG pin is less than the UVLO threshold. During this time both the high-side gate and low-side gate are driven low, regardless of the state of PWM and SRE. The fault automatically cleares when  $V_{VGG}$  rises above the UVLO threshold.

When the device detects either a high-side fault or an output overcurrent fault, the FLT pin asserts high, and the device immediately pulls both gate signals to low. During a high-side fault, the device issues a high-side gate pulse with each incoming PWM pulse. If the fault is still present, the high-side gate signal again truncates. This behavior repeats on a cycle-by-cycle basis until the fault clears or the PWM input remains low. Figure 3 illustrates this behavior.



Figure 3. High-side Overcurrent Fault Response

When the device detects a high-side fault and output overcurrent fault concurrently, then it immediately turns OFF and holds OFF both FET drives. If the output overcurrent fault remains present at the next PWM rising edge, then the device issues no high-side gate pulsecontinue to be hold both gates OFF. Unlike the high-side fault detection circuitry, the output overcurrent fault circuitry does not reset on a cycle-by-cycle basis. The output current must fall below the overcurrent threshold before switching resumes.

#### FLT Reset

With the exception of a UVLO fault or a thermal shutdown fault, subsequent PWM pulses clears the FLT flag, after it is asserted. The device clears the FLT flag at the falling edge of the next PWM pulse, provided a fault condition is not asserted during the entire on-time of the PWM pulse. If the device detects a fault during the on-time interval, the FLT pin remains asserted. Figure 4 illustrates this behavior.



Figure 4. FLT Reset Sequence



Whenever the voltage on the VGG pin is below the UVLO falling threshold, as at the time of initial power-up, for example, the FLT pin asserts. When the voltage on the VGG pin rises above the UVLO rising threshold, the device clears the FLT automatically. This feature permits the FLT pin to be used as a *power not good* signal at initial power-up to signify that there is insufficient gate drive voltage available to permit proper power conversion. When FLT goes low, it is an indication of *gate drive power good* and power conversion can commence. After initial power-up, the assertion of the FLT flag should be interpreted that power conversion has stopped or has been limited by a fault condition.

#### **Thermal Shutdown**

If the junction temperature exceeds approximately 165°C, the device enters thermal shutdown. This asserts the FLT pin and both gate drivers are turned OFF. When the junction temperature cools by approximately 20°C, the device exits thermal shutdown. The FLT flag resets upon exiting thermal shutdown.



10-Dec-2020

## PACKAGING INFORMATION

| Orderable Device | Status<br>(1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan<br>(2)        | Lead finish/<br>Ball material | MSL Peak Temp<br>(3) | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|------------------|---------------|--------------|--------------------|------|----------------|------------------------|-------------------------------|----------------------|--------------|-------------------------|---------|
|                  |               |              |                    |      |                |                        | (6)                           |                      |              |                         |         |
| UCD74111RVFR     | ACTIVE        | LQFN-CLIP    | RVF                | 40   | 3000           | RoHS-Exempt<br>& Green | NIPDAU                        | Level-2-260C-1 YEAR  | -40 to 125   | UCD74111                | Samples |
| UCD74111RVFT     | ACTIVE        | LQFN-CLIP    | RVF                | 40   | 250            | RoHS-Exempt<br>& Green | NIPDAU                        | Level-2-260C-1 YEAR  | -40 to 125   | UCD74111                | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

**RoHS Exempt:** TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <= 1000ppm threshold. Antimony trioxide based flame retardants must also meet the <= 1000ppm threshold requirement.

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

(5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

<sup>(6)</sup> Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.



## PACKAGE OPTION ADDENDUM

10-Dec-2020

## PACKAGE MATERIALS INFORMATION

www.ti.com

Texas Instruments

### TAPE AND REEL INFORMATION



\*All dimensions are nominal



## QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



| Device       | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|--------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| UCD74111RVFR | LQFN-<br>CLIP   | RVF                | 40 | 3000 | 330.0                    | 16.4                     | 5.35       | 7.35       | 1.7        | 8.0        | 16.0      | Q1               |
| UCD74111RVFT | LQFN-<br>CLIP   | RVF                | 40 | 250  | 180.0                    | 16.4                     | 5.35       | 7.35       | 1.7        | 8.0        | 16.0      | Q1               |

TEXAS INSTRUMENTS

www.ti.com

## PACKAGE MATERIALS INFORMATION

21-Jun-2018



\*All dimensions are nominal

| Device       | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|--------------|--------------|-----------------|------|------|-------------|------------|-------------|
| UCD74111RVFR | LQFN-CLIP    | RVF             | 40   | 3000 | 367.0       | 367.0      | 38.0        |
| UCD74111RVFT | LQFN-CLIP    | RVF             | 40   | 250  | 210.0       | 185.0      | 35.0        |

## **RVF 40**

## **GENERIC PACKAGE VIEW**

# LQFN-CLIP - 1.52 mm max height

PLASTIC QUAD FLATPACK - NO LEAD



Images above are just a representation of the package family, actual package may vary. Refer to the product data sheet for package details.



# **RVF0040A**



## **PACKAGE OUTLINE**

## LQFN-CLIP - 1.52 mm max height

PLASTIC QUAD FLATPACK - NO LEAD



#### NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice.
- 3. The package thermal pad must be soldered to the printed circuit board for thermal and mechanical performance.
- 4. Reference JEDEC registration MO-220.



# **RVF0040A**

# **EXAMPLE BOARD LAYOUT**

## LQFN-CLIP - 1.52 mm max height

PLASTIC QUAD FLATPACK - NO LEAD



5. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271).



# **RVF0040A**

# **EXAMPLE STENCIL DESIGN**

## LQFN-CLIP - 1.52 mm max height

PLASTIC QUAD FLATPACK - NO LEAD



NOTES: (continued)

6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.



#### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale (www.ti.com/legal/termsofsale.html) or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2020, Texas Instruments Incorporated