## **PRELIMINARY** # 256K x18 Pipelined SRAM with NoBL™ Architecture #### **Features** - Pin compatible and functionally equivalent to ZBT™ devices MCM63Z818 and MT55L256L18P - Supports 166-MHz bus operations with zero wait states Data is transferred on every clock - Internally self-timed output buffer control to eliminate the need to use OE - · Fully registered (inputs and outputs) for pipelined operation - Byte Write Capability - 256K x 18 common I/O architecture - Single 3.3V power supply - Fast clock-to-output times - 3.5 ns (for 166-MHz device) - 3.8 ns (for 150-MHz device) - 4.0 ns (for 143-MHz device) - 4.2 ns (for 133-MHz device) - 5.0 ns (for 100-MHz device) - -7.0 ns (for 80-MHz device) - Clock Enable (CEN) pin to suspend operation - · Synchronous self-timed writes - Asynchronous output enable - JEDEC-standard 100-pin TQFP package - Burst Capability—linear or interleaved burst order #### · Low standby power #### **Functional Description** The CY7C1352B is a 3.3V 256K by 18 synchronous-pipelined Burst SRAM designed specifically to support unlimited true back-to-back Read/Write operations without the insertion of wait states. The CY7C1352B is equipped with the advanced No Bus Latency™ (NoBL™) logic required to enable consecutive Read/Write operations with data being transferred on every clock cycle. This feature dramatically improves the throughput of the SRAM, especially in systems that require frequent Read/Write transitions. The CY7C1352B is pin/functionally compatible to ZBT SRAMs MCM63Z819 and MT55L256L18P. All synchronous inputs pass through input registers controlled by the rising edge of the clock. All data outputs pass through output registers controlled by the rising edge of the clock. The clock input is qualified by the Clock Enable (CEN) signal, which when deasserted suspends operation and extends the previous clock cycle. Maximum access delay from the clock rise is 3.5 ns (166-MHz device). Write operations are controlled by the four Byte Write Select (BWS<sub>[1:0]</sub>) and a Write Enable (WE) input. All writes are conducted with on-chip synchronous self-timed write circuitry. Three synchronous Chip Enables ( $\overline{CE}_1$ , $\overline{CE}_2$ , $\overline{CE}_3$ ) and an asynchronous Output Enable (OE) provide for easy bank selection and output three-state control. In order to avoid bus contention, the output drivers are synchronously three-stated during the data portion of a write sequence. #### **Selection Guide** | | | -166 | -150 | -143 | -133 | -100 | -80 | |-----------------------------------|------------|------|------|------|------|------|-----| | Maximum Access Time (ns) | | 3.5 | 3.8 | 4.0 | 4.2 | 5.0 | 7.0 | | Maximum Operating Current (mA) | Commercial | 400 | 375 | 350 | 300 | 250 | 200 | | Maximum CMOS Standby Current (mA) | Commercial | 5 | 5 | 5 | 5 | 5 | 5 | Shaded areas contain advance information. NoBL and No Bus Latency are trademarks of Cypress Semiconductor Corporation. ZBT is a trademark of Integrated Device Technology. ### **Pin Configuration** #### 100-Pin TQFP ## **Pin Definitions** | Pin Number | Name | I/O | Description | |---------------------------------------------------------------|----------------------|------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 80, 50–44, 81–<br>82, 99– 100,<br>32–37 | A <sub>[17:0]</sub> | Input-<br>Synchronous | Address Inputs used to select one of the 262,144 address locations. Sampled at the rising edge of the CLK. | | 94, 93 | BWS <sub>[1:0]</sub> | Input-<br>Synchronous | Byte Write Select Inputs, active LOW. Qualified with $\overline{\text{WE}}$ to conduct writes to the SRAM. Sampled on the rising edge of CLK. $\overline{\text{BWS}}_0$ controls $\text{DQ}_{[7:0]}$ and $\text{DP}_0$ , $\overline{\text{BWS}}_1$ controls $\text{DQ}_{[15:8]}$ and $\text{DP}_1$ . See Write Cycle Description table for details. | | 88 | WE | Input-<br>Synchronous | Write Enable Input, active LOW. Sampled on the rising edge of CLK if $\overline{\text{CEN}}$ is active LOW. This signal must be asserted LOW to initiate a write sequence. | | 85 | ADV/LD | Input-<br>Synchronous | Advance/Load Input used to advance the on-chip address counter or load a new address. When HIGH (and $\overline{\text{CEN}}$ is asserted LOW) the internal burst counter is advanced. When LOW, a new address can be loaded into the device for an access. After being deselected, ADV/ $\overline{\text{LD}}$ should be driven LOW in order to load a new address. | | 89 | CLK | Input-Clock | Clock Input. Used to capture all synchronous inputs to the device. CLK is qualified with CEN. CLK is only recognized if CEN is active LOW. | | 98 | CE <sub>1</sub> | Input-<br>Synchronous | Chip Enable 1 Input active LOW. Sampled on the rising edge of CLK. Used in conjunction with $CE_2$ and $\overline{CE}_3$ to select/deselect the device. | | 97 | CE <sub>2</sub> | Input-<br>Synchronous | Chip Enable 2 Input active HIGH. Sampled on the rising edge of CLK. Used in conjunction with $\overline{\text{CE}}_1$ and $\overline{\text{CE}}_3$ to select/deselect the device. | | 92 | CE <sub>3</sub> | Input-<br>Synchronous | Chip Enable 3 Input, active LOW. Sampled on the rising edge of CLK. Used in conjunction with CE <sub>1</sub> and CE <sub>2</sub> to select/deselect the device. | | 86 | ŌĒ | Input-<br>Asynchronous | Output Enable, active LOW. Combined with the synchronous logic block inside the device to control the direction of the I/O pins. When LOW, the I/O pins are allowed to behave as outputs. When deasserted HIGH, I/O pins are three-stated, and act as input data pins. $\overline{OE}$ is masked during the data portion of a write sequence, during the first clock when emerging from a deselected state, when the device has been deselected. | | 87 | CEN | Input-<br>Synchronous | Clock Enable Input, active LOW. When asserted LOW the clock signal is recognized by the SRAM. When deasserted HIGH the Clock signal is masked. Since deasserting $\overline{\text{CEN}}$ does not deselect the device, $\overline{\text{CEN}}$ can be used to extend the previous cycle when required. | | 23–22, 19–18,<br>13–12, 9–8,<br>73–72, 69–68,<br>63–62, 59–58 | DQ <sub>[15:0]</sub> | I/O-<br>Synchronous | Bidirectional Data I/O lines. As inputs, they feed into an on-chip data register that is triggered by the rising edge of CLK. As outputs, they deliver the data contained in the memory location specified by $A_{[16:0]}$ during the previous clock rise of the read cycle. The direction of the pins is controlled by $\overline{OE}$ and the internal control logic. When $\overline{OE}$ is asserted LOW, the pins can behave as outputs. When HIGH, $DQ_{[15:0]}$ are placed in a three-state condition. The outputs are automatically three-stated during the data portion of a write sequence, during the first clock when emerging from a deselected state, and when the device is deselected, regardless of the state of $\overline{OE}$ . | | 24, 74 | DP <sub>[1:0]</sub> | I/O-<br>Synchronous | Bidirectional Data Parity I/O lines. Functionally, these signals are identical to $DQ_{[15:0]}$ . During write sequences, $DP_0$ is controlled by $\overline{BWS}_0$ and $DP_1$ is controlled by $\overline{BWS}_1$ | | 31 | MODE | Input<br>Strap pin | Mode input. Selects the burst order of the device. Tied HIGH selects the interleaved burst order. Pulled LOW selects the linear burst order. MODE should not change states during operation. When left floating, MODE will default HIGH to an interleaved burst order. | | 15, 16, 41, 65,<br>66, 91 | $V_{DD}$ | Power Supply | Power supply inputs to the core of the device. Should be connected to 3.3V power supply. | | 4, 11, 14, 20,<br>27, 54, 61, 70,<br>77 | V <sub>DDQ</sub> | I/O Power<br>Supply | Power supply for the I/O circuitry. Should be connected to a 3.3V power supply. | | 5, 10, 17, 21,<br>26, 40, 55, 60,<br>64, 67, 71, 76,<br>90 | V <sub>SS</sub> | Ground | Ground for the device. Should be connected to ground of the system. | #### Pin Definitions (continued) | Pin Number | Name | I/O | Description | |---------------------------------------------------------------|------|-----|------------------------------------------------------------------------------------------------------------------------------------------------| | 1-3, 6-7, 25,<br>28-30, 51-53,<br>56-57, 75, 78-<br>79, 95-96 | NC | - | No Connects. These pins are not connected to the internal device. | | 83, 84 | NC | - | No Connects. Reserved for address inputs for depth expansion. Pin 83 is reserved for 512K depth and pin 84 is reserved for 1-Mb depth devices. | | 38, 39, 42, 43 | DNU | - | Do Not Use pins. These pins should be left floating or tied to $V_{\mbox{\scriptsize SS}}.$ | #### Introduction #### **Functional Overview** The CY7C1352B is a synchronous-pipelined Burst SRAM designed specifically to eliminate wait states during Write-Read transitions. All synchronous inputs pass through input registers controlled by the rising edge of the clock. The clock signal is qualified with the Clock Enable input signal (CEN). If CEN is HIGH, the clock signal is not recognized and all internal states are maintained. All synchronous operations are qualified with CEN. All data outputs pass through output registers controlled by the rising edge of the clock. Maximum access delay from the clock rise (t<sub>CO</sub>) is 3.5 ns (166-MHz device). Accesses can be initiated by asserting all three chip enables $(\overline{CE}_1, CE_2, \overline{CE}_3)$ active at the rising edge of the clock. If Clock Enable $(\overline{CEN})$ is active LOW and ADV/ $\overline{LD}$ is asserted LOW, the address presented to the device will be latched. The access can either be a read or write operation, depending on the status of the Write Enable $(\overline{WE})$ . $\overline{BWS}_{[1:0]}$ can be used to conduct byte write operations. Write operations are qualified by the Write Enable ( $\overline{\text{WE}}$ ). All writes are simplified with on-chip synchronous self-timed write circuitry. Three synchronous Chip Enables ( $\overline{CE}_1$ , $CE_2$ , $\overline{CE}_3$ ) and an asynchronous Output Enable ( $\overline{OE}$ ) simplify depth expansion. All operations (Reads, Writes, and Deselects) are pipelined. ADV/ $\overline{LD}$ should be driven LOW once the device has been deselected in order to load a new address for the next operation. #### Single Read Accesses A read access is initiated when the following conditions are satisfied at clock rise: (1) $\overline{CEN}$ is asserted LOW, (2) $\overline{CE}_1$ , $CE_2$ , and $\overline{CE}_3$ are ALL asserted active, (3) the Write Enable input signal WE is deasserted HIGH, and (4) ADV/LD is asserted LOW. The address presented to the address inputs $(A_0-A_{17})$ is latched into the Address Register and presented to the memory core and control logic. The control logic determines that a read access is in progress and allows the requested data to propagate to the input of the output register. At the rising edge of the next clock the requested data is allowed to propagate through the output register and onto the data bus within 3.5 ns (166-MHz device) provided $\overline{OE}$ is active LOW. After the first clock of the read access the output buffers are controlled by OE and the internal control logic. OE must be driven LOW in order for the device to drive out the requested data. During the second clock, a subsequent operation (Read/Write/Deselect) can be initiated. Deselecting the device is also pipelined. Therefore, when the SRAM is deselected at clock rise by one of the chip enable signals, its output will three-state following the next clock rise. #### **Burst Read Accesses** The CY7C1352B has an on-chip burst counter that allows the user the ability to supply a single address and conduct up to four Reads without reasserting the address inputs. ADV/LD must be driven LOW in order to load a new address into the SRAM, as described in the Single Read Access section above. The sequence of the burst counter is determined by the MODE input signal. A LOW input on MODE selects a linear burst mode, a HIGH selects an interleaved burst sequence. Both burst counters use A0 and A1 in the burst sequence, and will wrap-around when incremented sufficiently. A HIGH input on ADV/LD will increment the internal burst counter regardless of the state of chip enables inputs or $\overline{\rm WE}$ . $\overline{\rm WE}$ is latched at the beginning of a burst cycle. Therefore, the type of access (Read or Write) is maintained throughout the burst sequence. #### Single Write Accesses Write accesses are initiated when the following conditions are satisfied at clock rise: (1) $\overline{\text{CEN}}$ is asserted LOW, (2) $\overline{\text{CE}}_1$ , $\overline{\text{CE}}_2$ , and $\overline{\text{CE}}_3$ are ALL asserted active, and (3) the write signal $\overline{\text{WE}}$ is asserted LOW. The address presented to $A_0-A_{17}$ is loaded into the Address Register. The write signals are latched into the Control Logic block. On the subsequent clock rise the data lines are automatically three-stated regardless of the state of the $\overline{\text{OE}}$ input signal. This allows the external logic to present the data on $\text{DQ}_{[15:0]}$ and $\text{DP}_{[1:0]}$ . In addition, the address for the subsequent access (Read/Write/Deselect) is latched into the Address Register (provided the appropriate control signals are asserted). On the next clock rise the data presented to $DQ_{[15:0]}$ and $DP_{[1:0]}$ (or a subset for byte write operations, see Write Cycle Description table for details) inputs is latched into the device and the write is complete. The data written during the Write operation is controlled by $\overline{BWS}_{[1:0]}$ signals. The CY7C1352B provides byte write capability that is described in the write cycle description table. Asserting the Write Enable input $(\overline{WE})$ with the selected Byte Write Select $(\overline{BWS}_{[1:0]})$ input will selectively write to only the desired bytes. Bytes not selected during a byte write operation will remain unaltered. A synchronous self-timed write mechanism has been provided to simplify the write operations. Byte write capability has been included in order to greatly simplify Read/Modify/Write sequences, which can be reduced to simple byte write operations. Because the CY7C1352B is a common I/O device, data should not be driven into the device while the outputs are active. The Output Enable $(\overline{OE})$ can be deasserted HIGH before presenting data to the $DQ_{[15:0]}$ and $DP_{[1:0]}$ inputs. Doing so will threestate the output drivers. As a safety precaution, $DQ_{[15:0]}$ and $DP_{[1:0]}$ are automatically three-stated during the data portion of a write cycle, regardless of the state of $\overline{OE}$ . #### Burst Write Accesses The CY7C1352B has an on-chip burst counter that allows the user the ability to supply a single address and conduct up to four Write operations without reasserting the address inputs. ADV/LD must be driven LOW in order to load the initial address, as described in the Single Write Access section above. When ADV/LD is driven HIGH on the subsequent clock rise, the chip enables $(\overline{CE}_1, CE_2, \text{ and } \overline{CE}_3)$ and $\overline{WE}$ inputs are ignored and the burst counter is incremented. The correct BWS<sub>[1:0]</sub> inputs must be driven in each cycle of the burst write in order to write the correct bytes of data. ## **Cycle Description Truth Table**<sup>[1, 2, 3, 4, 5, 6]</sup> | Operation | Address<br>used | CE | CEN | ADV/<br>LD/ | WE | BWS <sub>x</sub> | CLK | Comments | |--------------------------|-----------------|----|-----|-------------|----|------------------|-----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Deselected | External | 1 | 0 | L | Х | Х | L-H | I/Os three-state following next recognized clock. | | Suspend | - | Х | 1 | Х | Х | Х | L-H | Clock ignored, all operations suspended. | | Begin Read | External | 0 | 0 | 0 | 1 | Х | L-H | Address latched. | | Begin Write | External | 0 | 0 | 0 | 0 | Valid | L-H | Address latched, data presented two valid clocks later. | | Burst READ<br>Operation | Internal | Х | 0 | 1 | Х | Х | L-H | Burst Read operation. Previous access was a Read operation. Addresses incremented internally in conjunction with the state of MODE. | | Burst WRITE<br>Operation | Internal | Х | 0 | 1 | Х | Valid | L-H | Burst Write operation. Previous access was a Write operation. Addresses incremented internally in conjunction with the state of MODE. Bytes written are determined by BWS <sub>[1:0]</sub> . | #### Interleaved Burst Sequence | First<br>Address | Second<br>Address | Third<br>Address | Fourth<br>Address | |------------------|-------------------|------------------|-------------------| | Ax+1, Ax | Ax+1, Ax | Ax+1, Ax | Ax+1, Ax | | 00 | 01 | 10 | 11 | | 01 | 00 | 11 | 10 | | 10 | 11 | 00 | 01 | | 11 | 10 | 01 | 00 | ## **Linear Burst Sequence** | First<br>Address | Second<br>Address | Third<br>Address | Fourth<br>Address | |------------------|-------------------|------------------|-------------------| | Ax+1, Ax | Ax+1, Ax | Ax+1, Ax | Ax+1, Ax | | 00 | 01 | 10 | 11 | | 01 | 10 | 11 | 00 | | 10 | 11 | 00 | 01 | | 11 | 00 | 01 | 10 | ### Write Cycle Descriptions[1, 2] | Function | WE | BWS <sub>1</sub> | BWS <sub>0</sub> | |------------------------------------------------------------|----|------------------|------------------| | Read | 1 | X | Х | | Write – No bytes written | 0 | 1 | 1 | | Write Byte 0 – (DQ <sub>[7:0]</sub> and DP <sub>0</sub> ) | 0 | 1 | 0 | | Write Byte 1 – (DQ <sub>[15:8]</sub> and DP <sub>1</sub> ) | 0 | 0 | 1 | | Write All Bytes | 0 | 0 | 0 | - X="Don't Care", 1=Logic HIGH, 0=Logic LOW, $\overline{CE}$ stands for ALL Chip Enables active. $\overline{BWS}_X$ = 0 signifies at least one Byte Write Select is active, $\overline{BWS}_X$ = Valid signifies that the desired byte write selects are asserted, see Write Cycle Description table for details. Write is defined by $\overline{WE}$ and $\overline{BWS}_{[1:0]}$ . See Write Cycle Description table for details. The DQ and DP pins are controlled by the current cycle and the $\overline{OE}$ signal. $\overline{CEN}$ =1 inserts wait states. - Device will power-up deselected and the I/Os in a three-state condition, regardless of $\overline{\text{OE}}$ . $\overline{\text{OE}}$ assumed LOW. #### **Maximum Ratings** (Above which the useful life may be impaired. For user guidelines, not tested.) Storage Temperature .....-65°C to +150°C Ambient Temperature with Power Applied .......55°C to +125°C Supply Voltage on $\rm V_{DD}$ Relative to GND .......-0.5V to +4.6V DC Input Voltage<sup>[7]</sup>.....-0.5V to V<sub>DDQ</sub> + 0.5V | Current into Outputs (LOW) | 20 mA | |--------------------------------------------------------|---------| | Static Discharge Voltage(per MIL-STD-883, Method 3015) | >2001V | | Latch-Up Current | >200 mA | ## **Operating Range** | Range | Ambient<br>Temperature <sup>[8]</sup> | V <sub>DD</sub> /V <sub>DDQ</sub> | |-------|---------------------------------------|-----------------------------------| | Com'l | 0°C to +70°C | 3.3V ± 5% | ### Electrical Characteristics Over the Operating Range | Parameter | Description | Test Condition | ons | Min. | Max. | Unit | |------------------|----------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------|-------|------------------------|------| | $V_{DD}$ | Power Supply Voltage | | | 3.135 | 3.465 | V | | $V_{DDQ}$ | I/O Supply Voltage | | | 3.135 | 3.465 | V | | V <sub>OH</sub> | Output HIGH Voltage | $V_{DD} = Min., I_{OH} = -4.0 \text{ mA}^{[9]}$ | | 2.4 | | V | | V <sub>OL</sub> | Output LOW Voltage | V <sub>DD</sub> = Min., I <sub>OL</sub> = 8.0 mA <sup>[9]</sup> | | | 0.4 | V | | V <sub>IH</sub> | Input HIGH Voltage | | | 2.0 | V <sub>DD</sub> + 0.3V | V | | V <sub>IL</sub> | Input LOW Voltage[7] | | | -0.3 | 0.8 | V | | I <sub>X</sub> | Input Load Current | $GND \le V_I \le V_{DDQ}$ | | -5 | 5 | μΑ | | | Input Current of MODE | | | -30 | 30 | μΑ | | I <sub>OZ</sub> | Output Leakage Current | $GND \le V_I \le V_{DDQ}$ , Output Disable | t | -5 | 5 | μΑ | | I <sub>CC</sub> | V <sub>DD</sub> Operating Supply | $V_{DD} = Max., I_{OUT} = 0 mA,$ | 5.0-ns cycle, 166 MHz | | 400 | mA | | | | $f = f_{MAX} = 1/t_{CYC}$ | 6.6-ns cycle, 150 MHz | | 375 | mA | | | | | 7.0-ns cycle, 143 MHz | | 350 | mA | | | | | 7.5-ns cycle, 133 MHz | | 300 | mA | | | | | 10-ns cycle, 100 MHz | | 250 | mA | | | | | 12.5-ns cycle, 80 MHz | | 200 | mA | | I <sub>SB1</sub> | Automatic CE | Max. V <sub>DD</sub> , Device Deselected, | 5.0-ns cycle, 166 MHz | | 90 | mA | | | Power-Down Current—TTL Inputs | $V_{IN} \ge V_{IH}^{IH}$ or $V_{IN} \le V_{IL}$<br>$f = f_{MAX} = 1/t_{CYC}$ | 6.6-ns cycle, 150 MHz | | 80 | mA | | | Carronic 172 inputs | - IMAX - MCYC | 7.0-ns cycle, 143 MHz | | 70 | mA | | | | | 7.5-ns cycle, 133 MHz | | 60 | mA | | | | | 10-ns cycle, 100 MHz | | 50 | mA | | | | | 12.5-ns cycle, 80 MHz | | 40 | mA | | I <sub>SB2</sub> | Automatic CE Power-<br>Down Current—CMOS<br>Inputs | $\begin{array}{l} \text{Max. V}_{DD}\text{, Device Deselected, V}_{IN} \\ \leq 0.3 \text{V or V}_{IN} \geq \text{V}_{DDQ} - 0.3 \text{V}, \\ \text{f} = 0 \end{array}$ | All speed grades | | 5 | mA | | I <sub>SB3</sub> | Automatic CE Power- | Max. V <sub>DD</sub> , Device Deselected, or | 5.0-ns cycle, 166 MHz | | 80 | mA | | | Down Current—CMOS Inputs | $V_{IN} \le 0.3V$ or $V_{IN} \ge V_{DDQ} - 0.3V$<br>$f = f_{MAX} = 1/t_{CYC}$ | 6.6-ns cycle, 150 MHz | | 70 | mA | | | | - IMAX - MUYU | 7.0-ns cycle, 143 MHz | | 60 | mA | | | | | 7.5-ns cycle, 133 MHz | | 50 | mA | | | | | 10-ns cycle, 100 MHz | | 40 | mA | | | | | 12.5-ns cycle, 80 MHz | | 30 | mA | Shaded areas contain advance information. #### Notes: - Minimum voltage equals -2.0V for pulse duration less than 20 ns. - The load used for V<sub>OH</sub> and V<sub>CL</sub> testing is shown in part (b) of A/C Test Loads and Waveforms. ## Capacitance<sup>[10]</sup> | Parameter | Description | Test Conditions | Max. | Unit | |------------------|--------------------------|-----------------------------------------|------|------| | C <sub>IN</sub> | Input Capacitance | $T_A = 25^{\circ}C, f = 1 \text{ MHz},$ | 4 | pF | | C <sub>CLK</sub> | Clock Input Capacitance | $V_{DD} = 3.3V.$ $V_{DDQ} = 3.3V$ | 4 | pF | | C <sub>I/O</sub> | Input/Output Capacitance | | 4 | pF | ## **AC Test Loads and Waveforms** #### **Thermal Resistance** | Description | Test Conditions | Symbol | TQFP Typ. | Units | Notes | |------------------------------------------|---------------------------------------------------------------------------|-------------------|-----------|-------|-------| | Thermal Resistance (Junction to Ambient) | Still Air, soldered on a 4.25 x 1.125 inch, 4-layer printed circuit board | $\Theta_{JA}$ | 28 | °C/W | 10 | | Thermal Resistance (Junction to Case) | | $\Theta_{\sf JC}$ | 4 | °C/W | 10 | <sup>10.</sup> Tested initially and after any design or process change that may affect these parameters. 11. AC test conditions assume signal transition time of 2 ns or less, timing reference levels of 1.5V, input pulse levels of 0 to 3.0V, and output loading shown in (a) of AC Test Loads and Waveforms. ## Switching Characteristics Over the Operating Range<sup>[11, 12, 13]</sup> | | | -1 | 66 | -1 | 50 | -1 | 43 | -1 | 33 | -1 | 00 | -4 | B <b>O</b> | | |-------------------|------------------------------------------------------|------|------|------|------|------|------|------|------|------|------|------|------------|------| | Parameter | Description | Min. | Max. | Min. | Max. | Min. | Max. | Min. | Max. | Min. | Max. | Min. | Max. | Unit | | t <sub>CYC</sub> | Clock Cycle Time | 5.0 | | 6.6 | | 7.0 | | 7.5 | | 10 | | 12.5 | | ns | | t <sub>CH</sub> | Clock HIGH | 1.4 | | 2.5 | | 2.8 | | 3.0 | | 4.0 | | 4.0 | | ns | | t <sub>CL</sub> | Clock LOW | 1.4 | | 2.5 | | 2.8 | | 3.0 | | 4.0 | | 4.0 | | ns | | t <sub>AS</sub> | Address Set-Up Before CLK<br>Rise | 1.5 | | 1.5 | | 2.0 | | 2.0 | | 2.2 | | 2.5 | | ns | | t <sub>AH</sub> | Address Hold After CLK Rise | 0.5 | | 0.5 | | 0.5 | | 0.5 | | 0.5 | | 1.0 | | ns | | t <sub>CO</sub> | Data Output Valid After CLK<br>Rise | | 3.5 | | 3.8 | | 4.0 | | 4.2 | | 5.0 | | 7.0 | ns | | t <sub>DOH</sub> | Data Output Hold After CLK<br>Rise | 1.5 | | 1.5 | | 1.5 | | 1.5 | | 1.5 | | 1.5 | | ns | | t <sub>CENS</sub> | CEN Set-Up Before CLK Rise | 1.5 | | 1.5 | | 2.0 | | 2.0 | | 2.2 | | 2.5 | | ns | | t <sub>CENH</sub> | CEN Hold After CLK Rise | 0.5 | | 0.5 | | 0.5 | | 0.5 | | 0.5 | | 1.0 | | ns | | t <sub>WES</sub> | GW, BWS <sub>[1:0]</sub> Set-Up Before CLK Rise | 1.5 | | 1.5 | | 2.0 | | 2.0 | | 2.2 | | 2.5 | | ns | | t <sub>WEH</sub> | GW, BWS <sub>[1:0]</sub> Hold After CLK<br>Rise | 0.5 | | 0.5 | | 0.5 | | 0.5 | | 0.5 | | 1.0 | | ns | | t <sub>ALS</sub> | ADV/LD Set-Up Before CLK<br>Rise | 1.5 | | 1.5 | | 2.0 | | 2.0 | | 2.2 | | 2.5 | | ns | | t <sub>ALH</sub> | ADV/LD Hold after CLK Rise | 0.5 | | 0.5 | | 0.5 | | 0.5 | | 0.5 | | 1.0 | | ns | | t <sub>DS</sub> | Data Input Set-Up Before<br>CLK Rise | 1.5 | | 1.5 | | 1.7 | | 1.7 | | 2.0 | | 2.5 | | ns | | t <sub>DH</sub> | Data Input Hold After CLK<br>Rise | 0.5 | | 0.5 | | 0.5 | | 0.5 | | 0.5 | | 1.0 | | ns | | t <sub>CES</sub> | Chip Enable Set-Up Before CLK Rise | 1.5 | | 1.5 | | 2.0 | | 2.0 | | 2.2 | | 2.5 | | ns | | t <sub>CEH</sub> | Chip Enable Hold After CLK<br>Rise | 0.5 | | 0.5 | | 0.5 | | 0.5 | | 0.5 | | 1.0 | | ns | | t <sub>CHZ</sub> | Clock to High-Z <sup>[10, 12, 13, 14]</sup> | 1.5 | 3.2 | 1.5 | 3.2 | 1.5 | 3.5 | 1.5 | 3.5 | 1.5 | 3.5 | 1.5 | 5.0 | ns | | t <sub>CLZ</sub> | Clock to Low-Z <sup>[10, 12, 13, 14]</sup> | 1.5 | | 1.5 | | 1.5 | | 1.5 | | 1.5 | | 1.5 | | ns | | t <sub>EOHZ</sub> | OE HIGH to Output High-Z <sup>[10,</sup> 12, 13, 14] | | 3.0 | | 3.0 | | 4.0 | | 4.2 | | 5.0 | | 7.0 | ns | | t <sub>EOLZ</sub> | OE LOW to Output Low-Z <sup>[10,</sup> 12, 13, 14] | 0 | | 0 | | 0 | | 0 | | 0 | | 0 | | ns | | t <sub>EOV</sub> | OE LOW to Output Valid <sup>[12]</sup> | | 3.2 | | 3.5 | | 4.0 | | 4.2 | | 5.0 | | 7.0 | ns | Shaded areas contain advance information. #### Notes: t<sub>CHZ</sub>, t<sub>CLZ</sub>, t<sub>CLZ</sub>, t<sub>CLZ</sub>, t<sub>CLZ</sub>, and t<sub>EOHZ</sub> are specified with A/C test conditions shown in part (a) of AC Test Loads and waveforms. Transition is measured ± 200 mV from steady-state voltage. At any given voltage and temperature, t<sub>EOHZ</sub> is less than t<sub>EOLZ</sub> and t<sub>CHZ</sub> is less than t<sub>CLZ</sub> to eliminate bus contention between SRAMs when sharing the same data bus. These specifications do not imply a bus contention condition, but reflect parameters guaranteed over worst case user conditions. Device is designed to achieve High-Z prior to Low-Z under the same system conditions. This parameter is sampled and not 100% tested. ## **Switching Waveforms** #### Read/Write/Deselect Sequence The combination of $\overline{\text{WE}}$ & $\overline{\text{BWS}}_{[1:0]}$ defines a write cycle (see Write Cycle Description table). $\overline{\text{CE}}$ is the combination of $\overline{\text{CE}}_1$ , $\text{CE}_2$ , and $\overline{\text{CE}}_3$ . All chip enables need to be active in order to select the device. Any chip enable can deselect the device. RAx stands for Read Address X, WAx stands for Write Address X, Dx stands for Data-in for location X, Qx stands for Data-out for location X. ADV/ $\overline{\text{LD}}$ held LOW. $\overline{\text{OE}}$ held LOW. = DON'T CARE = UNDEFINED ### Switching Waveforms (continued) The combination of $\overline{\text{WE}}$ & $\overline{\text{BWS}}_{[1:0]}$ defines a write cycle (see Write Cycle Description table). $\overline{\text{CE}}$ is the combination of $\overline{\text{CE}}_1$ , $\text{CE}_2$ , and $\overline{\text{CE}}_3$ . All chip enables need to be active in order to select the device. Any chip enable can deselect the device. RAx stands for Read Address X, WA stands for Write Address X, Dx stands for Data-in for location X, Qx stands for Data-out for location X. $\overline{\text{CEN}}$ held LOW. During burst writes, byte writes can be conducted by asserting the appropriate $\overline{\text{BWS}}_{[1:0]}$ input signals. Burst order determined by the state of the MODE input. $\overline{\text{CEN}}$ held LOW. $\overline{\text{OE}}$ held LOW. = DON'T CARE = UNDEFINED ## Switching Waveforms (continued) ## **OE** Timing ## **Ordering Information** | Speed<br>(MHz) | Ordering Code | Package<br>Name | Package Type | Operating<br>Range | |----------------|-----------------|-----------------|-------------------------------------------------|--------------------| | 166 | CY7C1352B-166AC | A101 | 100-Lead (14 x 20 x 1.4 mm) Thin Quad Flat Pack | Commercial | | 150 | CY7C1352B-150AC | A101 | 100-Lead (14 x 20 x 1.4 mm) Thin Quad Flat Pack | Commercial | | 143 | CY7C1352B-143AC | A101 | 100-Lead (14 x 20 x 1.4 mm) Thin Quad Flat Pack | Commercial | | 133 | CY7C1352B-133AC | A101 | 100-Lead (14 x 20 x 1.4 mm) Thin Quad Flat Pack | Commercial | | 100 | CY7C1352B-100AC | A101 | 100-Lead (14 x 20 x 1.4 mm) Thin Quad Flat Pack | Commercial | | 80 | CY7C1352B-80AC | A101 | 100-Lead (14 x 20 x 1.4 mm) Thin Quad Flat Pack | Commercial | Shaded areas contain advance information. Document #: 38-00934-A #### **Package Diagram** #### 100-Pin Thin Plastic Quad Flatpack (14 x 20 x 1.4 mm) A101 DIMENSIONS ARE IN MILLIMETERS. R 0.08 MIN. 0.20 MIN. DETAILA 0.20 MAX 0-7 $0.60 \pm 0.15$ 1.00 REF. 51-85050-A <sup>©</sup> Cypress Semiconductor Corporation, 2000. The information contained herein is subject to change without notice. Cypress Semiconductor Corporation assumes no responsibility for the use of any circuitry other than circuitry embodied in a Cypress Semiconductor product. Nor does it convey or imply any license under patent or other rights. Cypress Semiconductor does not authorize its products for use as critical components in life-support systems where a malfunction or failure may reasonably be expected to result in significant injury to the user. The inclusion of Cypress Semiconductor products in life-support systems application implies that the manufacturer assumes all risk of such use and in doing so indemnifies Cypress Semiconductor against all charges.