# ATmega328PB # **AVR® Microcontroller with Core Independent Peripherals and PicoPower® Technology** ### Introduction The picoPower<sup>®</sup> ATmega328PB is a low-power CMOS 8-bit microcontroller based on the AVR<sup>®</sup> enhanced RISC architecture. By executing powerful instructions in a single clock cycle, the ATmega328PB achieves throughputs close to 1 MIPS per MHz. This empowers system designers to optimize the device for power consumption versus processing speed. # **Features** High Performance, Low-Power AVR® 8-bit Microcontroller Family - Advanced RISC Architecture - 131 Powerful Instructions - Most Single Clock Cycle Execution - 32 x 8 General Purpose Working Registers - Fully Static Operation - Up to 20 MIPS Throughput at 20 MHz - On-Chip 2-Cycle Multiplier - High Endurance Nonvolatile Memory Segments - 32 KB of In-System Self-Programmable Flash program memory - 1 KB EEPROM - 2 KB Internal SRAM - Write/Erase Cycles: 10,000 Flash/100,000 EEPROM - Optional Boot Code Section with Independent Lock Bits - In-System Programming by On-chip Boot Program - True Read-While-Write Operation - Programming Lock for Software Security - Peripheral Features - Peripheral Touch Controller (PTC) - · Capacitive Touch Buttons, Sliders, and Wheels - 24 Self-Cap Channels and 144 Mutual Cap Channels - Two 8-bit Timer/Counters with Separate Prescaler and Compare Mode - Three 16-bit Timer/Counters with Separate Prescaler, Compare Mode, and Capture Mode - Real-Time Counter with Separate Oscillator - Ten PWM Channels - 8-channel 10-bit ADC - Two Programmable Serial USARTs - Two Master/Slave SPI Serial Interfaces - Two Byte-Oriented Two-Wire Serial Interfaces (Philips I<sup>2</sup>C Compatible) - Programmable Watchdog Timer with Separate On-chip Oscillator - On-Chip Analog Comparator - Interrupt and Wake-Up on Pin Change - Special Microcontroller Features - Power-On Reset and Programmable Brown-Out Detection - Internal 8 MHz Calibrated Oscillator - External and Internal Interrupt Sources - Six Sleep Modes: Idle, ADC Noise Reduction, Power-save, Power-down, Standby, and Extended Standby - Clock Failure Detection Mechanism and Switch to Internal 8 MHz RC Oscillator in case of Failure - Individual Serial Number to Represent a Unique ID - I/O and Packages - 27 Programmable I/O Lines - 32-pin TQFP and 32-pin QFN /MLF - Operating Voltage: - 1.8 5.5V - Temperature Range: - -40°C to 105°C - · Speed Grade: - 0 4 MHz @ 1.8 5.5V - 0 10 MHz @ 2.7 5.5V - 0 20 MHz @ 4.5 5.5V - Power Consumption at 1 MHz, 1.8V, 25°C - Active Mode: 0.24 mA - Power-Down Mode: 0.2 μA - Power-Save Mode: 1.3 μA (Including 32 kHz RTC) © 2018 Microchip Technology Inc. Datasheet Complete DS40001906C-page 2 # **Table of Contents** | Intr | oduc | tion | 1 | |------|--------|-----------------------------------------------|----| | Fea | atures | 3 | 1 | | 1. | Desc | cription | 10 | | 2. | Conf | iguration Summary | 11 | | 3. | Orde | ering Information | 12 | | 4. | Block | k Diagram | 13 | | 5. | Pin ( | Configurations | | | 6. | I/O N | /lultiplexing | 18 | | 7. | Resc | ources | 20 | | 8. | Abou | ut Code Examples | 21 | | 9. | AVR | CPU Core | 22 | | | 9.1. | Overview | | | | 9.2. | ALU – Arithmetic Logic Unit | | | | 9.3. | Status Register | | | | 9.4. | General Purpose Register File | | | | 9.5. | Stack Pointer | | | | 9.6. | Instruction Execution Timing | | | | 9.7. | Reset and Interrupt Handling | | | 10. | AVR | Memories | 33 | | | 10.1. | Overview | 33 | | | 10.2. | In-System Reprogrammable Flash Program Memory | 33 | | | 10.3. | SRAM Data Memory | 34 | | | 10.4. | EEPROM Data Memory | 35 | | | 10.5. | I/O Memory | 36 | | | 10.6. | Register Description | 37 | | 11. | Syste | em Clock and Clock Options | 46 | | | 11.1. | Clock Systems and Their Distribution | 46 | | | | Clock Sources | | | | | Low-Power Crystal Oscillator | | | | | Low Frequency Crystal Oscillator | | | | | Calibrated Internal RC Oscillator | | | | 11.6. | 128 kHz Internal Oscillator | 53 | | | 11.7. | External Clock | 54 | | | 11.8. | Clock Output Buffer | 54 | |-----|--------|-------------------------------------|-----| | | 11.9. | Timer/Counter Oscillator | 55 | | | 11.10. | System Clock Prescaler | 55 | | | 11.11. | Register Description | 55 | | 12. | CFD | - Clock Failure Detection mechanism | 59 | | | | Overview | | | | 12.2. | Features | 59 | | | 12.3. | Operations | 59 | | | 12.4. | Timing Diagram | 61 | | | 12.5. | Register Description | 61 | | 13. | Powe | er Management and Sleep Modes | 63 | | | | Overview | | | | 13.2. | Sleep Modes | 63 | | | 13.3. | BOD Disable | 64 | | | 13.4. | Idle Mode | 64 | | | 13.5. | ADC Noise Reduction Mode | 64 | | | 13.6. | Power-Down Mode | 65 | | | 13.7. | Power-Save Mode | 65 | | | 13.8. | Standby Mode | 66 | | | 13.9. | Extended Standby Mode | 66 | | | 13.10. | . Power Reduction Registers | 66 | | | 13.11. | Minimizing Power Consumption | 66 | | | 13.12. | . Register Description | 68 | | 14. | Syste | em Control and Reset | 74 | | | 14.1. | Resetting the AVR | 74 | | | | Reset Sources | | | | | Power-on Reset | | | | | External Reset | | | | | Brown-out Detection | | | | | Watchdog System Reset | | | | | Internal Voltage Reference | | | | | Watchdog Timer | | | | | Register Description | | | 15. | INT - | · Interrupts | 84 | | | | Interrupt Vectors in ATmega328PB | | | | | Register Description | | | 16 | FXTI | NT - External Interrupts | 88 | | | | Pin Change Interrupt Timing | | | | | Register Description | | | 17 | | orts | | | 11. | | | | | | | Overview | | | | 17.2. | Ports as General Digital I/O | 100 | | | 17.3. | Alternate Port Functions | 103 | |-----|--------|------------------------------------------------------------|-----| | | 17.4. | Register Description | 118 | | 18. | TC0 | - 8-bit Timer/Counter0 with PWM | 133 | | | 18.1. | Features | 133 | | | | Overview | | | | 18.3. | Timer/Counter Clock Sources | 135 | | | 18.4. | Counter Unit | 135 | | | 18.5. | Output Compare Unit | 136 | | | 18.6. | Compare Match Output Unit | 138 | | | 18.7. | Modes of Operation | 140 | | | 18.8. | Timer/Counter Timing Diagrams | 144 | | | 18.9. | Register Description | 146 | | 19. | TC1, | 3, 4 - 16-bit Timer/Counter1, 3, 4 with PWM | 158 | | | 19.1. | Features | 158 | | | 19.2. | Overview | 158 | | | 19.3. | Accessing 16-bit Timer/Counter Registers | 159 | | | 19.4. | Timer/Counter Clock Sources | 162 | | | 19.5. | Counter Unit | 162 | | | 19.6. | Input Capture Unit | 163 | | | 19.7. | Compare Match Output Unit | 165 | | | 19.8. | Output Compare Units | 166 | | | 19.9. | Modes of Operation | 168 | | | 19.10 | Timer/Counter Timing Diagrams | 175 | | | 19.11. | Register Description | 177 | | 20. | Time | r/Counter 0, 1, 3, 4 Prescalers | 214 | | | 20.1. | Internal Clock Source | 214 | | | 20.2. | Prescaler Reset | 214 | | | 20.3. | External Clock Source | 214 | | | 20.4. | Register Description | 216 | | 21. | TC2 | - 8-bit Timer/Counter2 with PWM and Asynchronous Operation | 218 | | | 21.1. | Features | 218 | | | 21.2. | Overview | 218 | | | 21.3. | Timer/Counter Clock Sources | 220 | | | 21.4. | Counter Unit | 220 | | | 21.5. | Output Compare Unit | 221 | | | 21.6. | Compare Match Output Unit | 223 | | | 21.7. | Modes of Operation | 224 | | | 21.8. | Timer/Counter Timing Diagrams | 228 | | | 21.9. | Asynchronous Operation of Timer/Counter2 | 229 | | | | Timer/Counter Prescaler | | | | 21.11. | Register Description | 231 | | 22. | OCM | l - Output Compare Modulator | 246 | | | 22.1. | Overview | 246 | | | 22.2. | Description | 246 | |-----|--------|--------------------------------------------------------------|-----| | 23. | SPI- | - Serial Peripheral Interface | 248 | | | 23.1. | Features | 248 | | | 23.2. | Overview | 248 | | | 23.3. | SS Pin Functionality | 252 | | | 23.4. | Data Modes | 252 | | | 23.5. | Register Description | 253 | | 24. | USAI | RT - Universal Synchronous Asynchronous Receiver Transceiver | 262 | | | 24.1. | Features | 262 | | | 24.2. | Overview | 262 | | | 24.3. | Block Diagram | 262 | | | 24.4. | Clock Generation | 263 | | | 24.5. | Frame Formats | 266 | | | 24.6. | USART Initialization | 267 | | | 24.7. | Data Transmission – The USART Transmitter | 268 | | | 24.8. | Data Reception – The USART Receiver | 270 | | | 24.9. | Asynchronous Data Reception | 273 | | | 24.10. | Multi-Processor Communication Mode | 277 | | | 24.11. | Examples of Baud Rate Setting | 278 | | | 24.12. | Register Description | 281 | | 25. | USAI | RTSPI - USART in SPI Mode | 291 | | | 25.1. | Features | 291 | | | 25.2. | Overview | 291 | | | 25.3. | Clock Generation | 291 | | | 25.4. | SPI Data Modes and Timing | 292 | | | 25.5. | Frame Formats | 292 | | | 25.6. | Data Transfer | 294 | | | 25.7. | AVR USART MSPIM vs. AVR SPI | 295 | | | 25.8. | Register Description | 296 | | 26. | TWI - | - Two-Wire Serial Interface | 297 | | | 26.1. | Features | 297 | | | 26.2. | Two-Wire Serial Interface Bus Definition | 297 | | | 26.3. | Data Transfer and Frame Format | 298 | | | 26.4. | Multi-Master Bus Systems, Arbitration, and Synchronization | 301 | | | 26.5. | Overview of the TWI Module | 303 | | | 26.6. | Using the TWI | 305 | | | 26.7. | Transmission Modes | 308 | | | 26.8. | Multi-Master Systems and Arbitration | 326 | | | 26.9. | Register Description | 327 | | 27. | AC - | Analog Comparator | 335 | | | 27.1. | Overview | 335 | | | | Analog Comparator Multiplexed Input | | | | | Register Description | | | 28. | ADC | ; - Analog-to-Digital Converter | 340 | |-----|-------|--------------------------------------------------------------|-----| | | 28.1. | Features | 340 | | | 28.2. | Overview | 340 | | | 28.3. | Starting a Conversion | 342 | | | 28.4. | Prescaling and Conversion Timing | 343 | | | 28.5. | Changing Channel or Reference Selection | 345 | | | 28.6. | ADC Noise Canceler | 347 | | | 28.7. | ADC Conversion Result | 350 | | | 28.8. | Temperature Measurement | 351 | | | 28.9. | Register Description | 351 | | 29. | PTC | - Peripheral Touch Controller | 360 | | | 29.1. | Features | 360 | | | 29.2. | Overview | 360 | | | 29.3. | Block Diagram | 361 | | | 29.4. | Signal Description | 362 | | | 29.5. | System Dependencies | 362 | | | 29.6. | Functional Description | 363 | | 30. | debu | ıgWIRE On-chip Debug System | 364 | | | | Features | | | | 30.2. | Overview | 364 | | | 30.3. | Physical Interface | 364 | | | 30.4. | Software Breakpoints | 365 | | | 30.5. | Limitations of debugWIRE | 365 | | | 30.6. | Register Description | 365 | | 31. | BTL | DR - Boot Loader Support – Read-While-Write Self-Programming | 367 | | | 31.1. | Features | 367 | | | 31.2. | Overview | 367 | | | 31.3. | Application and Boot Loader Flash Sections | 367 | | | 31.4. | Read-While-Write and No Read-While-Write Flash Sections | 368 | | | 31.5. | Entering the Boot Loader Program | 370 | | | 31.6. | Boot Loader Lock Bits | 371 | | | 31.7. | Addressing the Flash During Self-Programming | 372 | | | 31.8. | Self-Programming the Flash | 373 | | | 31.9. | Register Description | 381 | | 32. | MEN | IPROG - Memory Programming | 384 | | | 32.1. | Program And Data Memory Lock Bits | 384 | | | | Fuse Bits | | | | 32.3. | Signature Bytes | 387 | | | 32.4. | Calibration Byte | 388 | | | | Serial Number | | | | 32.6. | Page Size | 390 | | | 32.7. | Parallel Programming Parameters, Pin Mapping, and Commands | 390 | | | 32.8. | Parallel Programming | 392 | | | 32.9. | Serial Downloading | 399 | |-----|--------|----------------------------------------------------|-----| | 33. | Elect | rical Characteristics | 405 | | | 33.1. | Absolute Maximum Ratings | 405 | | | | DC Characteristics | | | | 33.3. | Power Consumption | 407 | | | | Speed Grades | | | | | Clock Characteristics | | | | 33.6. | System and Reset Characteristics | 410 | | | 33.7. | SPI Timing Characteristics | 411 | | | | Two-Wire Serial Interface Characteristics | | | | | ADC Characteristics | | | | | Parallel Programming Characteristics | | | 34. | Туріс | al Characteristics | 418 | | | 34.1. | Active Supply Current | 418 | | | | Idle Supply Current | | | | | ATmega328PB Supply Current of I/O Modules | | | | | Power-Down Supply Current | | | | | Pin Pull-Up | | | | | Pin Driver Strength | | | | | Pin Threshold and Hysteresis | | | | | BOD Threshold | | | | | Analog Comparator Offset | | | | | Internal Oscillator Speed. | | | | | Current Consumption of Peripheral Units | | | | | Current Consumption in Reset and Reset Pulse Width | | | 35 | | ster Summary | | | | | · | | | 36. | Instru | uction Set Summary | 449 | | 37. | Pack | aging Information | 454 | | | 37.1. | 32A | 454 | | | | 32-Pin VQFN | | | 38. | Errat | a | 456 | | | 38 1 | Rev. A | 456 | | | | Rev. B. | | | | | Rev. C - D. | | | | | Rev. A - D | | | 39. | Revi | sion History | 458 | | The | e Micr | ochip Web Site | 460 | | Сп | stome | r Change Notification Service | 460 | | | | | | | CII | stome | r Support | 460 | | Microchip Devices Code Protection Feature | 460 | |--------------------------------------------|-----| | Legal Notice | 461 | | Trademarks | 461 | | Quality Management System Certified by DNV | 462 | | Worldwide Sales and Service | 463 | # 1. Description The ATmega328PB is a low-power CMOS 8-bit microcontroller based on the AVR enhanced RISC architecture. By executing powerful instructions in a single clock cycle, the ATmega328PB achieves throughputs close to 1 MIPS per MHz. This empowers system designer to optimize the device for power consumption versus processing speed. The core combines a rich instruction set with 32 general purpose working registers. All the 32 registers are directly connected to the Arithmetic Logic Unit (ALU), allowing two independent registers to be accessed in a single instruction executed in one clock cycle. The resulting architecture is more code efficient while achieving throughputs up to ten times faster than conventional CISC microcontrollers. The ATmega328PB provides the following features: 32 KB of In-System Programmable Flash with Read-While-Write capabilities, 1 KB EEPROM, 2 KB SRAM, 27 general purpose I/O lines, 32 general purpose working registers, five flexible Timer/Counters with compare modes, internal and external interrupts, two serial programmable USART, two byte-oriented two-wire Serial Interface (I<sup>2</sup>C), two SPI serial ports, an 8channel 10-bit ADC in TQFP and QFN/MLF package, a programmable Watchdog Timer with internal Oscillator, Clock failure detection mechanism, and six software selectable power saving modes. The Idle mode stops the CPU while allowing the SRAM, Timer/Counters, USART, two-wire Serial Interface, SPI port, and interrupt system to continue functioning. PTC with enabling up to 24 self-cap and 144 mutualcap sensors. The Power-Down mode saves the register contents but freezes the Oscillator, disabling all other chip functions until the next interrupt or hardware reset. In Power-Save mode, the asynchronous timer continues to run, allowing the user to maintain a timer base while the rest of the device is sleeping. Also ability to run PTC in Power-Save mode/wake-up on touch and Dynamic ON/OFF of PTC analog and digital portion. The ADC Noise Reduction mode stops the CPU and all I/O modules except asynchronous timer, PTC, and ADC to minimize switching noise during ADC conversions. In Standby mode, the crystal/ resonator Oscillator is running while the rest of the device is sleeping. This allows very fast start-up combined with low power consumption. The device is manufactured using high-density non-volatile memory technology. The On-chip ISP Flash allows the program memory to be reprogrammed In-System through an SPI serial interface, by a conventional nonvolatile memory programmer or by an On-chip Boot program running on the AVR core. The Boot program can use any interface to download the application program in the Application Flash memory. Software in the Boot Flash section will continue to run while the Application Flash section is updated, providing true Read-While-Write operation. By combining an 8-bit RISC CPU with In-System Self-Programmable Flash on a monolithic chip, the ATmega328PB is a powerful microcontroller that provides a highly flexible and cost-effective solution to many embedded control applications. The ATmega328PB is supported by a full suite of program and system development tools including C Compilers, Macro Assemblers, Program Debugger/Simulators, In-Circuit Emulators, and Evaluation kits. # 2. Configuration Summary | Features | ATmega328PB | |-----------------------------------|------------------| | Pin count | 32 | | Flash (KB) | 32 | | SRAM (KB) | 2 | | EEPROM (KB) | 1 | | General Purpose I/O pins | 27 | | SPI | 2 | | TWI (I <sup>2</sup> C) | 2 | | USART | 2 | | ADC | 10-bit 15 ksps | | ADC channels | 8 | | AC propagation delay | 400 ns (Typical) | | 8-bit Timer/Counters | 2 | | 16-bit Timer/Counters | 3 | | PWM channels | 10 | | PTC | Available | | Clock Failure Detector (CFD) | Available | | Output Compare Modulator (OCM1C2) | Available | # 3. Ordering Information | Speed [MHz] | Power Supply [V] | Ordering Code <sup>(2)</sup> | Package <sup>(1)</sup> | Operational Range | |-------------|------------------|------------------------------------------------------------------------------------------------------|------------------------------|-------------------------------| | 20 | 1.8 - 5.5 | ATmega328PB-AU<br>ATmega328PB-AUR <sup>(3)</sup><br>ATmega328PB-MU<br>ATmega328PB-MUR <sup>(3)</sup> | 32A<br>32A<br>32MS1<br>32MS1 | Industrial<br>(-40°C to 85°C) | | | | ATmega328PB-AN<br>ATmega328PB-ANR <sup>(3)</sup><br>ATmega328PB-MN<br>ATmega328PB-MNR <sup>(3)</sup> | 32A<br>32A<br>32MS1<br>32MS1 | Industrial (-40°C to 105°C) | #### Note: - 1. This device can also be supplied in wafer form. Contact your local Microchip sales office for detailed ordering information and minimum quantities. - 2. Pb-free packaging complies to the European Directive for Restriction of Hazardous Substances (RoHS directive). Also Halide free and fully Green. - 3. Tape & Reel. | Package Typ | ре | |-------------|---------------------------------------------------------------------------------------------------------| | 32A | 32-lead, Thin (1.0 mm) Plastic Quad Flat Package (TQFP) | | 32MS1 | 32-pad, 5.0x5.0x0.9 mm body, Lead Pitch 0.50 mm, Very-thin Fine pitch, Quad Flat No Lead Package (VQFN) | # 4. Block Diagram Figure 4-1. Block Diagram # 5. Pin Configurations Figure 5-1. 32 TQFP Pinout ATmega328PB # 5.1 Pin Descriptions #### 5.1.1 VCC Digital supply voltage pin. ### 5.1.2 GND Ground. # 5.1.3 Port B (PB[7:0]) XTAL1/XTAL2/TOSC1/TOSC2 Port B is an 8-bit bi-directional I/O port with internal pull-up resistors (selected for each pin). The Port B output buffers have symmetrical drive characteristics with both high sink and source capability. As inputs, Port B pins that are externally pulled low will source current if the pull-up resistors are activated. The Port B pins are tri-stated during a reset condition even if the clock is not running. Depending on the clock selection fuse settings, PB6 can be used as input to the inverting Oscillator amplifier and input to the internal clock operating circuit. Depending on the clock selection fuse settings, PB7 can be used as output from the inverting Oscillator amplifier. If the Internal Calibrated RC Oscillator is used as chip clock source, PB[7:6] is used as TOSC[2:1] input for the Asynchronous Timer/Counter2 if the AS2 bit in ASSR is set. #### 5.1.4 Port C (PC[5:0]) Port C is a 7-bit bi-directional I/O port with internal pull-up resistors (selected for each pin). The PC[5:0] output buffers have symmetrical drive characteristics with both high sink and source capability. As inputs, Port C pins that are externally pulled low will source current if the pull-up resistors are activated. The Port C pins are tri-stated during a reset condition even if the clock is not running. #### 5.1.5 **PC6/RESET** If the RSTDISBL Fuse is programmed, PC6 is used as an I/O pin. Note that the electrical characteristics of PC6 differ from those of the other pins of Port C. If the RSTDISBL Fuse is unprogrammed, PC6 is used as a Reset input. A low level on this pin for longer than the minimum pulse length will generate a Reset, even if the clock is not running. Shorter pulses are not guaranteed to generate a Reset. The various special features of Port C are elaborated in the Alternate Functions of Port C section. #### 5.1.6 Port D (PD[7:0]) Port D is an 8-bit bi-directional I/O port with internal pull-up resistors (selected for each pin). The Port D output buffers have symmetrical drive characteristics with both high sink and source capability. As inputs, Port D pins that are externally pulled low will source current if the pull-up resistors are activated. The Port D pins are tri-stated during a reset condition even if the clock is not running. #### 5.1.7 Port E (PE[3:0]) Port E is a 4-bit bi-directional I/O port with internal pull-up resistors (selected for each pin). The Port E output buffers have symmetrical drive characteristics with both high sink and source capability. As inputs, Port E pins that are externally pulled low will source current if the pull-up resistors are activated. The Port E pins are tri-stated during a reset condition even if the clock is not running. # 5.1.8 AV<sub>CC</sub> $AV_{CC}$ is the supply voltage pin for the A/D Converter, PC[3:0], and PE[3:2]. It should be externally connected to $V_{CC}$ , even if the ADC is not used. If the ADC is used, it should be connected to $V_{CC}$ through a low-pass filter. Note that PC[6:4] use digital supply voltage, $V_{CC}$ . #### 5.1.9 AREF AREF is the analog reference pin for the A/D Converter. # ATmega328PB **Pin Configurations** #### 5.1.10 ADC[7:6] In the TQFP and VFQFN package, ADC[7:6] serve as analog inputs to the A/D converter. These pins are powered by the analog supply and serve as 10-bit ADC channels. # 6. I/O Multiplexing Each pin is by default controlled by the PORT as a general purpose I/O and alternatively, it can be assigned to one of the peripheral functions. The following table describes the peripheral signals multiplexed to the PORT I/O pins. Table 6-1. PORT Function Multiplexing | No | PAD | EXTINT | PCINT | ADC/AC | PTC X | PTC Y | osc | T/C | USART | I2C | SPI | |----|-------------|--------|---------|--------|-------|-------|-------------|-----------|-------|------|-------| | 1 | PD[3] | INT1 | PCINT19 | | Х3 | Y11 | | OC2B | | | | | 2 | PD[4] | | PCINT20 | | X4 | Y12 | | ТО | XCK0 | | | | 3 | PE[0] | | PCINT24 | ACO | X8 | Y16 | | ICP4 | | SDA1 | | | 4 | VCC | | | | | | | | | | | | 5 | GND | | | | | | | | | | | | 6 | PE[1] | | PCINT25 | | X9 | Y17 | | T4 | | SCL1 | | | 7 | PB[6] | | PCINT6 | | | | XTAL1/TOSC1 | | | | | | 8 | PB[7] | | PCINT7 | | | | XTAL2/TOSC2 | | | | | | 9 | PD[5] | | PCINT21 | | X5 | Y13 | | OC0B / T1 | | | | | 10 | PD[6] | | PCINT22 | AIN0 | X6 | Y14 | | OC0A | | | | | 11 | PD[7] | | PCINT23 | AIN1 | X7 | Y15 | | | | | | | 12 | PB[0] | | PCINT0 | | X10 | Y18 | CLKO | ICP1 | | | | | 13 | PB[1] | | PCINT1 | | X11 | Y19 | | OC1A | | | | | 14 | PB[2] | | PCINT2 | | X12 | Y20 | | OC1B | | | SS0 | | 15 | PB[3] | | PCINT3 | | X13 | Y21 | | OC2A | TXD1 | | MOSI0 | | 16 | PB[4] | | PCINT4 | | X14 | Y22 | | | RXD1 | | MISO0 | | 17 | PB[5] | | PCINT5 | | X15 | Y23 | | | XCK1 | | SCK0 | | 18 | AVCC | | | | | | | | | | | | 19 | PE[2] | | PCINT26 | ADC6 | | Y6 | | ICP3 | | | SS1 | | 20 | AREF | | | | | | | | | | | | 21 | GND | | | | | | | | | | | | 22 | PE[3] | | PCINT27 | ADC7 | | Y7 | | Т3 | | | MOSI1 | | 23 | PC[0] | | PCINT8 | ADC0 | | Y0 | | | | | MISO1 | | 24 | PC[1] | | PCINT9 | ADC1 | | Y1 | | | | | SCK1 | | 25 | PC[2] | | PCINT10 | ADC2 | | Y2 | | | | | | | 26 | PC[3] | | PCINT11 | ADC3 | | Y3 | | | | | | | 27 | PC[4] | | PCINT12 | ADC4 | | Y4 | | | | SDA0 | | | 28 | PC[5] | | PCINT13 | ADC5 | | Y5 | | | | SCL0 | | | 29 | PC[6]/RESET | | PCINT14 | | | | | | | | | | 30 | PD[0] | | PCINT16 | | X0 | Y8 | | OC3A | RXD0 | | | # ATmega328PB # I/O Multiplexing | No | PAD | EXTINT | PCINT | ADC/AC | PTC X | PTC Y | osc | T/C | USART | I2C | SPI | |----|-------|--------|---------|--------|-------|-------|-----|-------------|-------|-----|-----| | 31 | PD[1] | | PCINT17 | | X1 | Y9 | | OC4A | TXD0 | | | | 32 | PD[2] | INT0 | PCINT18 | | X2 | Y10 | | OC3B / OC4B | | | | # ATmega328PB Resources # 7. Resources A comprehensive set of development tools, application notes, and datasheets are available for download on http://www.microchip.com/design-centers/8-bit/microchip-avr-mcus. # 8. About Code Examples This documentation contains simple code examples that briefly show how to use various parts of the device. These code examples assume that the part specific header file is included before compilation. Be aware that not all C compiler vendors include bit definitions in the header files and interrupt handling in C is compiler dependent. Confirm with the C compiler documentation for more details. For I/O Registers located in extended I/O map, "IN", "OUT", "SBIS", "SBIC", "CBI", and "SBI" instructions must be replaced with instructions that allow access to extended I/O. Typically "LDS" and "STS" combined with "SBRS", "SBRC", "SBR", and "CBR". # 9. AVR CPU Core #### 9.1 Overview This section discusses the AVR core architecture in general. The main function of the CPU core is to ensure correct program execution. The CPU must, therefore, be able to access memories, perform calculations, control peripherals, and handle interrupts. Figure 9-1. Block Diagram of the AVR Architecture In order to maximize performance and parallelism, the AVR uses a Harvard architecture – with separate memories and buses for program and data. Instructions in the program memory are executed with a single level pipelining. While one instruction is being executed, the next instruction is pre-fetched from the program memory. This concept enables instructions to be executed in every clock cycle. The program memory is In-System Reprogrammable Flash memory. The fast-access register file contains 32 x 8-bit general purpose working registers with a single clock cycle access time. This allows single-cycle Arithmetic Logic Unit (ALU) operation. In a typical ALU operation, two operands are output from the register file, the operation is executed, and the result is stored back in the register file – in one clock cycle. Six of the 32 registers can be used as three 16-bit indirect address register pointers for data space addressing – enabling efficient address calculations. One of these address pointers can be used as an address pointer for lookup tables in Flash program memory. These added function registers are the 16-bit X-, Y-, and Z-register, described later in this section. The ALU supports arithmetic and logic operations between registers or between a constant and a register. Single register operations can also be executed in the ALU. After an arithmetic operation, the Status register is updated to reflect information about the result of the operation. Program flow is provided by conditional and unconditional jump and call instructions, able to directly address the whole address space. Most AVR instructions have a single 16-bit word format. Every program memory address contains a 16- or 32-bit instruction. Program Flash memory space is divided into two sections, the Boot Program section and the Application Program section. Both sections have dedicated Lock bits for write and read/write protection. The SPM instruction that writes into the Application Flash memory section must reside in the Boot Program section. During interrupts and subroutine calls, the return address Program Counter (PC) is stored on the Stack. The Stack is effectively allocated in the general data SRAM, and consequently, the Stack size is only limited by the total SRAM size and the usage of the SRAM. All user programs must initialize the Stack Pointer (SP) in the Reset routine (before subroutines or interrupts are executed). The SP is read/write accessible in the I/O space. The data SRAM can easily be accessed through the five different addressing modes supported in the AVR architecture. The memory spaces in the AVR architecture are all linear and regular memory maps. A flexible interrupt module has its control registers in the I/O space with an additional global interrupt enable bit in the Status register. All interrupts have a separate interrupt vector in the interrupt vector table. The interrupts have priority in accordance with their interrupt vector position. The lower the interrupt vector address, the higher the priority. The I/O memory space contains 64 addresses for CPU peripheral functions as Control registers, SPI, and other I/O functions. The I/O memory can be accessed directly, or as the data space locations following those of the register file, 0x20 - 0x5F. In addition, this device has extended I/O space from 0x60 - 0xFF in SRAM where only the ST/STS/STD and LD/LDS/LDD instructions can be used. # 9.2 ALU – Arithmetic Logic Unit The high-performance AVR ALU operates in direct connection with all the 32 general purpose working registers. Within a single clock cycle, arithmetic operations between general purpose registers or between a register and an immediate are executed. The ALU operations are divided into three main categories – arithmetic, logical, and bit-functions. Some implementations of the architecture also provide a powerful multiplier supporting both signed/unsigned multiplication and fractional format. See *Instruction Set Summary* section for a detailed description. #### Related Links **Instruction Set Summary** # 9.3 Status Register The Status register contains information about the result of the most recently executed arithmetic instruction. This information can be used for altering program flow in order to perform conditional operations. The Status register is updated after all ALU operations, as specified in the instruction set reference. This will in many cases remove the need for using the dedicated compare instructions, resulting in faster and more compact code. # ATmega328PB AVR CPU Core The Status register is not automatically stored when entering an interrupt routine and restored when returning from an interrupt. This must be handled by software. # 9.3.1 Status Register Name: SREG Offset: 0x5F Reset: 0x00 **Property:** When addressing as I/O Register: address offset is 0x3F When addressing I/O registers as data space using LD and ST instructions, the provided offset must be used. When using the I/O specific commands IN and OUT, the offset is reduced by 0x20, resulting in an I/O address offset within 0x00 - 0x3F. The device is a complex microcontroller with more peripheral units than can be supported within the 64 locations reserved in Opcode for the IN and OUT instructions. For the extended I/O space from 0x60 in SRAM, only the ST/STS/STD and LD/LDS/LDD instructions can be used. | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |--------|-----|-----|-----|-----|-----|-----|-----|-----| | | I | Т | Н | S | V | N | Z | С | | Access | R/W | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | #### Bit 7 - I Global Interrupt Enable The global interrupt enable bit must be set for the interrupts to be enabled. The individual interrupt enable control is then performed in separate control registers. If the Global Interrupt Enable register is cleared, none of the interrupts are enabled independent of the individual interrupt enable settings. The I-bit is cleared by hardware after an interrupt has occurred, and is set by the RETI instruction to enable subsequent interrupts. The I-bit can also be set and cleared by the application with the SEI and CLI instructions, as described in the instruction set reference. #### Bit 6 – T Copy Storage The bit copy instructions BLD (Bit LoaD) and BST (Bit STore) use the T-bit as source or destination for the operated bit. A bit from a register in the register file can be copied into T by the BST instruction, and a bit in T can be copied into a bit in a register in the register file by the BLD instruction. #### Bit 5 - H Half Carry Flag The half carry flag H indicates a half carry in some arithmetic operations. Half carry flag is useful in BCD arithmetic. See the *Instruction Set Description* for detailed information. **Bit 4 – S** Sign Flag, $$S = N \oplus V$$ The S-bit is always an exclusive or between the negative flag N and the two's complement overflow flag V. See the *Instruction Set Description* for detailed information. #### Bit 3 - V Two's Complement Overflow Flag The two's complement overflow flag V supports two's complement arithmetic. See the *Instruction Set Description* for detailed information. #### Bit 2 – N Negative Flag The negative flag N indicates a negative result in an arithmetic or logic operation. See the *Instruction Set Description* for detailed information. #### Bit 1 - Z Zero Flag The zero flag Z indicates a zero result in an arithmetic or logic operation. See the *Instruction Set* Description for detailed information. #### Bit 0 - C Carry Flag The carry flag C indicates a carry in an arithmetic or logic operation. See the *Instruction Set Description* for detailed information. #### 9.4 General Purpose Register File The register file is optimized for the AVR Enhanced RISC instruction set. In order to achieve the required performance and flexibility, the following input/output schemes are supported by the register file: - One 8-bit output operand and one 8-bit result input - Two 8-bit output operands and one 8-bit result input - Two 8-bit output operands and one 16-bit result input - One 16-bit output operand and one 16-bit result input Figure 9-2. AVR CPU General Purpose Working Registers Addr. R0 0x00 0x01 R1 R2 0x02 R13 0x0D 0x0E R14 R15 0x0F R16 0x10 R17 0x11 R26 0x1A X-register Low Byte R27 0x1B X-register High Byte R28 0x1C Y-register Low Byte 0x1D R29 Y-register High Byte R30 0x1E Z-register Low Byte R31 0x1F Z-register High Byte General Purpose Working Registers Most of the instructions operating on the register file have direct access to all registers, and most of them are single cycle instructions. As shown in the figure, each register is also assigned a data memory address, mapping them directly into the first 32 locations of the user data space. Although not being physically implemented as SRAM locations, this memory organization provides great flexibility in access of the registers, as the X-, Y-, and Z-pointer registers can be set to index any register in the file. #### 9.4.1 The X-register, Y-register, and Z-register The registers R26...R31 have some added functions to their general purpose usage. These registers are 16-bit address pointers for indirect addressing of the data space. The three indirect address registers X, Y, and Z are defined as described in the figure. Figure 9-3. The X-, Y-, and Z-registers XL 15 XΗ 0 7 X-register 0 0 R27 R26 YΗ YL 0 15 Y-register 7 0 7 0 R29 R28 ZΗ ZL 15 0 0 Z-register 7 0 7 R31 R30 In the different addressing modes, these address registers have functions as fixed displacement, automatic increment, and automatic decrement (see the instruction set reference for details). #### **Related Links** **Instruction Set Summary** # 9.5 Stack Pointer The Stack is mainly used for storing temporary data, local variables, and return addresses after interrupts and subroutine calls. The Stack is implemented as growing from higher to lower memory locations. The Stack Pointer register always points to the top of the Stack. The Stack Pointer points to the data SRAM Stack area where the Subroutine and Interrupt Stacks are located. A Stack PUSH command will decrease the Stack Pointer. The Stack in the data SRAM must be defined by the program before any subroutine calls are executed or interrupts are enabled. Initial Stack Pointer value equals the last address of the internal SRAM and the Stack Pointer must be set to point above start of the SRAM. See the table for Stack Pointer details. Table 9-1. Stack Pointer Instructions | Instruction | Stack Pointer | Description | |-------------|------------------|----------------------------------------------------------------------------------------------| | PUSH | Decremented by 1 | Data is pushed onto the stack | | CALL | Decremented by 2 | Return address is pushed onto the stack with a subroutine call or interrupt | | ICALL | | | | RCALL | | | | POP | Incremented by 1 | Data is popped from the stack | | RET | Incremented by 2 | Return address is popped from the stack with return from subroutine or return from interrupt | | RETI | | | # ATmega328PB AVR CPU Core The AVR Stack Pointer is implemented as two 8-bit registers in the I/O space. The number of bits actually used is implementation dependent. Note that the data space in some implementations of the AVR architecture is so small that only SPL is needed. In this case, the SPH register will not be present. # 9.5.1 Stack Pointer Register Low and High byte Name: SPL and SPH Offset: 0x5D Reset: 0x4FF Property: When addressing I/O Registers as data space the offset address is 0x3D The SPL and SPH register pair represents the 16-bit value, SP. The low byte [7:0] (suffix L) is accessible at the original offset. The high byte [15:8] (suffix H) can be accessed at offset + 0x01. For more details on reading and writing 16-bit registers, refer to *Accessing 16-bit Timer/Counter Registers*. When using the I/O specific commands IN and OUT, the I/O addresses 0x00 - 0x3F must be used. When addressing I/O registers as data space using LD and ST instructions, 0x20 must be added to these offset addresses. The device is a complex microcontroller with more peripheral units than can be supported within the 64 locations reserved in Opcode for the IN and OUT instructions. For the extended I/O space from 0x60 in SRAM, only the ST/STS/STD and LD/LDS/LDD instructions can be used. | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | |--------|-----|-----|-----|-----|------|------|-----|-----| | | | | | | SP11 | SP10 | SP9 | SP8 | | Access | R | R | R | R | RW | RW | RW | RW | | Reset | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | | | | | | | | | | | | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | SP7 | SP6 | SP5 | SP4 | SP3 | SP2 | SP1 | SP0 | | Access | RW | Reset | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | **Bits 0, 1, 2, 3, 4, 5, 6, 7, 8, 9, 10, 11 – SP** Stack Pointer Register SPL and SPH are combined into SP. # **Related Links** Accessing 16-bit Timer/Counter Registers # 9.6 Instruction Execution Timing This section describes the general access timing concepts for instruction execution. The AVR CPU is driven by the CPU clock $clk_{CPU}$ , directly generated from the selected clock source for the chip. No internal clock division is used. The figure below shows the parallel instruction fetches and instruction executions enabled by the Harvard architecture and the fast-access register file concept. This is the basic pipelining concept to obtain up to 1 MIPS per MHz with the corresponding unique results for functions per cost, functions per clocks, and functions per power unit. © 2018 Microchip Technology Inc. Datasheet Complete DS40001906C-page 29 Figure 9-4. The Parallel Instruction Fetches and Instruction Executions The following figure shows the internal timing concept for the register file. In a single clock cycle, an ALU operation using two register operands is executed and the result is stored back to the destination register. Figure 9-5. Single Cycle ALU Operation # 9.7 Reset and Interrupt Handling The AVR provides several different interrupt sources. These interrupts and the separate Reset vector each have a separate program vector in the program memory space. All interrupts are assigned individual enable bits, which must be written logic one together with the global interrupt enable bit in the Status register in order to enable the interrupt. Depending on the program counter value, interrupts may be automatically disabled when Boot Lock bits BLB02 or BLB12 are programmed. This feature improves software security. The lowest addresses in the program memory space are by default defined as the Reset and interrupt vectors. They have determined priority levels: The lower the address the higher is the priority level. RESET has the highest priority, and next is INTO – the External Interrupt Request 0. The interrupt vectors can be moved to the start of the boot Flash section by setting the IVSEL bit in the MCU Control Register (MCUCR). The Reset vector can be moved to the start of the boot Flash section by programming the BOOTRST Fuse. When an interrupt occurs, the global interrupt enable I-bit is cleared and all interrupts are disabled. The user software can write logic one to the I-bit to enable nested interrupts. All enabled interrupts can then interrupt the current interrupt routine. The I-bit is automatically set when a return from interrupt instruction – RETI – is executed. There are basically two types of interrupts: The first type is triggered by an event that sets the interrupt flag. For these interrupts, the program counter is vectored to the actual interrupt vector in order to execute the interrupt handling routine, and hardware clears the corresponding interrupt flag. Interrupt flags can be cleared by writing a logic one to the flag bit position(s) to be cleared. If an interrupt condition occurs while the corresponding interrupt enable bit is cleared, the interrupt flag will be set and remembered until the interrupt is enabled, or the flag is cleared by software. Similarly, if one or more interrupt conditions occur while the global interrupt enable bit is cleared, the corresponding interrupt flag(s) will be set and remembered until the global interrupt enable bit is set and will then be executed by order of priority. The second type of interrupts will trigger as long as the interrupt condition is present. These interrupts do not necessarily have interrupt flags. If the interrupt condition disappears before the interrupt is enabled, the interrupt will not be triggered. When the AVR exits from an interrupt, it will always return to the main program and execute one more instruction before any pending interrupt is served. The Status register is not automatically stored when entering an interrupt routine, nor restored when returning from an interrupt routine. This must be handled by software. When using the CLI instruction to disable interrupts, the interrupts will be immediately disabled. No interrupt will be executed after the CLI instruction, even if it occurs simultaneously with the CLI instruction. The following example shows how this can be used to avoid interrupts during the timed EEPROM write sequence. #### Assembly Code Example<sup>(1)</sup> ``` in r16, SREG; store SREG value cli; disable interrupts during timed sequence sbi EECR, EEMPE; start EEPROM write sbi EECR, EEPE out SREG, r16; restore SREG value (I-bit) ``` ### C Code Example<sup>(1)</sup> ``` char cSREG; cSREG = SREG; /* store SREG value */ /* disable interrupts during timed sequence */ _CLI(); EECR |= (1<<EEMPE); /* start EEPROM write */ EECR |= (1<<EEPE); SREG = cSREG; /* restore SREG value (I-bit) */</pre> ``` 1. Refer to About Code Examples. When using the SEI instruction to enable interrupts, the instruction following SEI will be executed before any pending interrupts, as shown in this example. #### Assembly Code Example<sup>(1)</sup> ``` sei ; set Global Interrupt Enable sleep ; enter sleep, waiting for interrupt ; note: will enter sleep before any pending interrupt(s) ``` ### C Code Example<sup>(1)</sup> ``` __enable_interrupt(); /* set Global Interrupt Enable */ __sleep(); /* enter sleep, waiting for interrupt */ /* note: will enter sleep before any pending interrupt(s) */ ``` Refer to About Code Examples. #### **Related Links** Memory Programming Boot Loader Support - Read-While-Write Self-Programming #### **About Code Examples** # 9.7.1 Interrupt Response Time The interrupt execution response for all the enabled AVR interrupts is four clock cycles minimum. After four clock cycles, the program vector address for the actual interrupt handling routine is executed. During this four clock cycle period, the program counter is pushed onto the stack. The vector is normally a jump to the interrupt routine, and this jump takes three clock cycles. If an interrupt occurs during execution of a multi-cycle instruction, this instruction is completed before the interrupt is served. If an interrupt occurs when the MCU is in sleep mode, the interrupt execution response time is increased by four clock cycles. This increase comes in addition to the start-up time from the selected sleep mode. A return from an interrupt handling routine takes four clock cycles. During these four clock cycles, the program counter (two bytes) is popped back from the Stack, the Stack Pointer is incremented by two, and the I-bit in SREG is set. # 10. AVR Memories #### 10.1 Overview This section describes the different memory types in the device. The AVR architecture has two main memory spaces, the Data Memory and the Program Memory space. In addition, the device features an EEPROM Memory for data storage. All memory spaces are linear and regular. # 10.2 In-System Reprogrammable Flash Program Memory The ATmega328PB contains 32 Kbytes on-chip in-system reprogrammable Flash memory for program storage. Since all AVR instructions are 16 or 32 bits wide, the Flash is organized as 16K x 16. The ATmega328PB Program Counter (PC) is 14 bits wide, thus addressing the 16K program memory locations. The operation of the Boot Program section and associated Boot Lock bits for software protection are described in detail in *Boot Loader Support – Read-While-Write Self-Programming*. Refer to *Memory Programming* for the description of Flash data serial downloading using the SPI pins. Constant tables can be allocated within the entire program memory address space, using the Load Program Memory (LPM) instruction. Timing diagrams for instruction fetch and execution are presented in *Instruction Execution Timing*. Figure 10-1. Program Memory Map ATmega328PB #### **Related Links** BTLDR - Boot Loader Support – Read-While-Write Self-Programming MEMPROG - Memory Programming Instruction Execution Timing # 10.3 SRAM Data Memory The following figure shows how the device SRAM memory is organized. The device is a complex microcontroller with more peripheral units than can be supported within the 64 locations reserved in the Opcode for the IN and OUT instructions. For the extended I/O space from 0x60 - 0xFF in SRAM, only the ST/STS/STD and LD/LDS/LDD instructions can be used. The lower 2303 data memory locations address both the register file, the I/O memory, extended I/O memory, and the internal data SRAM. The first 32 locations address the register file, the next 64 location the standard I/O memory, then 160 locations of extended I/O memory, and the next 2K locations address the internal data SRAM. The five different addressing modes for the data memory cover: - Direct - The direct addressing reaches the entire data space. - Indirect with Displacement - The indirect with displacement mode reaches 63 address locations from the base address given by the Y- or Z-register. - Indirect - In the register file, registers R26 to R31 feature the indirect addressing pointer registers. - Indirect with Pre-decrement - The address registers X, Y, and Z are decremented. - Indirect with Post-increment - The address registers X, Y, and Z are incremented. The 32 general purpose working registers, 64 I/O registers, 160 extended I/O registers, and the 2 K bytes of internal data SRAM in the device are all accessible through all these addressing modes. Figure 10-2. Data Memory Map with 2048 Byte Internal Data SRAM #### 10.3.1 Data Memory Access Times The internal data SRAM access is performed in two clk<sub>CPU</sub> cycles as described in the following Figure. **Next Instruction** Figure 10-3. On-chip Data SRAM Access Cycles # 10.4 EEPROM Data Memory The ATmega328PB contains 1 KB of data EEPROM memory. It is organized as a separate data space, in which single bytes can be read and written. The access between the EEPROM and the CPU is described in the following, specifying the EEPROM Address registers, the EEPROM Data register, and the EEPROM Control register. Memory Access Instruction See the related links for a detailed description on EEPROM Programming in SPI or Parallel Programming mode. ### **Related Links** **MEMPROG** - Memory Programming #### 10.4.1 EEPROM Read/Write Access The EEPROM access registers are accessible in the I/O space. The write access time for the EEPROM is given in Table 10-2. A self-timing function, however, lets the user software detect when the next byte can be written. If the user code contains instructions that write the EEPROM, some precautions must be taken. In heavily filtered power supplies, $V_{CC}$ is likely to rise or fall slowly on power-up/down. This causes the device for some period of time to run at a voltage lower than specified as a minimum for the clock frequency used. Refer to Preventing EEPROM Corruption for details on how to avoid problems in these situations. In order to prevent unintentional EEPROM writes, a specific write procedure must be followed. Refer to the description of the EEPROM Control register for details on this. When the EEPROM is read, the CPU is halted for four clock cycles before the next instruction is executed. When the EEPROM is written, the CPU is halted for two clock cycles before the next instruction is executed. DS40001906C-page 36 ### 10.4.2 Preventing EEPROM Corruption During periods of low $V_{CC}$ , the EEPROM data can be corrupted because the supply voltage is too low for the CPU and the EEPROM to operate properly. These issues are the same as for board level systems using EEPROM, and the same design solutions should be applied. An EEPROM data corruption can be caused by two situations when the voltage is too low. First, a regular write sequence to the EEPROM requires a minimum voltage to operate correctly. Secondly, the CPU itself can execute instructions incorrectly, if the supply voltage is too low. EEPROM data corruption can easily be avoided by following this design recommendation: Keep the AVR $\overline{\text{RESET}}$ active (low) during periods of insufficient power supply voltage. This can be done by enabling the internal Brown-out Detector (BOD). If the detection level of the internal BOD does not match the needed detection level, an external low $V_{CC}$ reset Protection circuit can be used. If a reset occurs while a write operation is in progress, the write operation will be completed provided that the power supply voltage is sufficient. # 10.5 I/O Memory The I/O space definition of the device is shown in the *Register Summary*. All device I/Os and peripherals are placed in the I/O space. All I/O locations may be accessed by the LD/LDS/LDD and ST/STS/STD instructions, transferring data between the 32 general purpose working registers and the I/O space. I/O registers within the address range 0x00-0x1F are directly bit-accessible using the SBI and CBI instructions. In these registers, the value of single bits can be checked by using the SBIS and SBIC instructions. When using the I/O specific commands IN and OUT, the I/O addresses 0x00-0x3F must be used. When addressing I/O registers as data space using LD and ST instructions, 0x20 must be added to these addresses. The device is a complex microcontroller with more peripheral units than can be supported within the 64 locations reserved in Opcode for the IN and OUT instructions. For the extended I/O space from 0x60..0xFF in SRAM, only the ST/STS/STD and LD/LDS/LDD instructions can be used. For compatibility with future devices, reserved bits should be written to zero if accessed. Reserved I/O memory addresses should never be written. Some of the status flags are cleared by writing a '1' to them; this is described in the flag descriptions. Note that, unlike most other AVRs, the CBI and SBI instructions will only operate on the specified bit, and can, therefore, be used on registers containing such status flags. The CBI and SBI instructions work with registers 0x00-0x1F only. The I/O and peripherals control registers are explained in later sections. #### Related Links MEMPROG - Memory Programming Register Summary Instruction Set Summary #### 10.5.1 General Purpose I/O Registers The device contains three general purpose I/O registers; General purpose I/O register 0/1/2 (GPIOR 0/1/2). These registers can be used for storing any information, and they are particularly useful for storing global variables and status flags. General purpose I/O registers within the address range 0x00 - 0x1F are directly bit-accessible using the SBI, CBI, SBIS, and SBIC instructions. #### 10.6 **Register Description** #### 10.6.1 **Accessing 16-Bit Registers** The AVR data bus is 8-bits wide, so accessing 16-bit registers requires atomic operations. These registers must be byte-accessed using two read or write operations. 16-bit registers are connected to the 8-bit bus and a temporary register using a 16-bit bus. For a write operation, the high byte of the 16-bit register must be written before the low byte. The high byte is then written into the temporary register. When the low byte of the 16-bit register is written, the temporary register is copied into the high byte of the 16-bit register in the same clock cycle. For a read operation, the low byte of the 16-bit register must be read before the high byte. When the low byte register is read by the CPU, the high byte of the 16-bit register is copied into the temporary register in the same clock cycle as the low byte is read. When the high byte is read, it is then read from the temporary register. This ensures that the low and high bytes of 16-bit registers are always accessed simultaneously when reading or writing the register. Interrupts can corrupt the timed sequence if an interrupt is triggered and accesses the same 16-bit register during an atomic 16-bit read/write operation. To prevent this, interrupts can be disabled when writing or reading 16-bit registers. The temporary registers can be read and written directly from user software. Note: For more information, refer to section Accessing 16-bit Timer/Counter registers in chapter 16-bit Timer/Counter1 with PWM. #### **Related Links** Accessing 16-bit Timer/Counter Registers **About Code Examples** DS40001906C-page 38 ## 10.6.2 EEPROM Address Register Low and High Byte Name: EEARL and EEARH Offset: 0x41 [ID-000004d0] Reset: 0xXX **Property:** When addressing as I/O Register: address offset is 0x21 The EEARL and EEARH register pair represents the 16-bit value, EEAR. The low byte [7:0] (suffix L) is accessible at the original offset. The high byte [15:8] (suffix H) can be accessed at offset + 0x01. For more details on reading and writing 16-bit registers, refer to accessing 16-bit registers in the section above. When addressing I/O registers as data space using LD and ST instructions, the provided offset must be used. When using the I/O specific commands IN and OUT, the offset is reduced by 0x20, resulting in an I/O address offset within 0x00 - 0x3F. The device is a complex microcontroller with more peripheral units than can be supported within the 64 locations reserved in Opcode for the IN and OUT instructions. For the extended I/O space from 0x60 in SRAM, only the ST/STS/STD and LD/LDS/LDD instructions can be used. | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | |--------|-----|-----|-----|------|--------|-----|------|--------| | | | | | | | | EEAF | R[9:8] | | Access | | | | | | | R/W | R/W | | Reset | | | | | | | x | x | | | | | | | | | | | | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | EEAF | R[7:0] | | | | | Access | R/W | Reset | x | x | x | x | x | x | x | x | #### Bits 9:0 - EEAR[9:0] EEPROM Address The EEPROM Address Registers, EEARH and EEARL, specify the EEPROM address in the 1 KB EEPROM space. The EEPROM data bytes are addressed linearly between 0 and 1023. The initial value of EEAR is undefined. A proper value must be written before the EEPROM may be accessed. ## 10.6.3 EEPROM Data Register Name: EEDR Offset: 0x40 [ID-000004d0] Reset: 0x00 **Property:** When addressing as I/O Register: address offset is 0x20 When addressing I/O registers as data space using LD and ST instructions, the provided offset must be used. When using the I/O specific commands IN and OUT, the offset is reduced by 0x20, resulting in an I/O address offset within 0x00 - 0x3F. The device is a complex microcontroller with more peripheral units than can be supported within the 64 locations reserved in Opcode for the IN and OUT instructions. For the extended I/O space from 0x60 in SRAM, only the ST/STS/STD and LD/LDS/LDD instructions can be used. | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |--------|-----|-----|-----|------|--------|-----|-----|-----| | | | | | EEDF | ₹[7:0] | | | | | Access | R/W | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | ## Bits 7:0 - EEDR[7:0] EEPROM Data For the EEPROM write operation, the EEDR register contains the data to be written to the EEPROM in the address given by the EEAR register. For the EEPROM read operation, the EEDR contains the data read out from the EEPROM at the address given by EEAR. ## 10.6.4 EEPROM Control Register Name: EECR **Offset:** 0x3F [ID-000004d0] Reset: 0x00 **Property:** When addressing as I/O register: address offset is 0x1F | Bit | 1 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | |--------|---|---|------|--------|-------|-------|------|------|---| | | | | EEPN | И[1:0] | EERIE | EEMPE | EEPE | EERE | | | Access | | | R/W | R/W | R/W | R/W | R/W | R/W | - | | Reset | | | X | X | 0 | 0 | X | 0 | | ### Bits 5:4 - EEPM[1:0] EEPROM Programming Mode Bits The EEPROM Programming mode bit setting defines which programming action will be triggered when writing EEPE. It is possible to program data in one atomic operation (erase the old value and program the new value) or to split the erase and write operations into two different operations. The programming times for the different modes are shown in the table below. While EEPE is set, any write to EEPMn will be ignored. During reset, the EEPMn bits will be reset to 0b00 unless the EEPROM is busy programming. Table 10-1. EEPROM Mode Bits | EEPM[1:0] | Typ. Programming Time | Operation | |-----------|-----------------------|-----------------------------------------------------| | 00 | 3.4ms | Erase and Write in one operation (Atomic Operation) | | 01 | 1.8ms | Erase Only | | 10 | 1.8ms | Write Only | | 11 | - | Reserved for future use | #### Bit 3 - EERIE EEPROM Ready Interrupt Enable Writing EERIE to '1' enables the EEPROM ready interrupt if the I bit in SREG is set. Writing EERIE to zero disables the interrupt. The EEPROM ready interrupt generates a constant interrupt when EEPE is cleared. The interrupt will not be generated during EEPROM write or SPM. ## Bit 2 - EEMPE EEPROM Master Write Enable The EEMPE bit determines whether writing EEPE to '1' causes the EEPROM to be written. When EEMPE is '1', setting EEPE within four clock cycles will write data to the EEPROM at the selected address. If EEMPE is zero, setting EEPE will have no effect. When EEMPE has been written to '1' by software, hardware clears the bit to zero after four clock cycles. See the description of the EEPE bit for an EEPROM write procedure. #### Bit 1 - EEPE EEPROM Write Enable The EEPROM write enable signal EEPE is the write strobe to the EEPROM. When address and data are correctly set up, the EEPE bit must be written to '1' to write the value into the EEPROM. The EEMPE bit must be written to '1' before EEPE is written to '1', otherwise, no EEPROM write takes place. The following procedure should be followed when writing the EEPROM (the order of steps 3 and 4 is not essential): - 1. Wait until EEPE becomes zero. - 2. Wait until SPMEN in SPMCSR becomes zero. - 3. Write new EEPROM address to EEAR (optional). - 4. Write new EEPROM data to EEDR (optional). - 5. Write a '1' to the EEMPE bit while writing a zero to EEPE in EECR. - 6. Within four clock cycles after setting EEMPE, write a '1' to EEPE. The EEPROM cannot be programmed during a CPU write to the Flash memory. The software must check that the Flash programming is completed before initiating a new EEPROM write. Step 2 is only relevant if the software contains a Boot Loader allowing the CPU to program the Flash. If the Flash is never being updated by the CPU, step 2 can be omitted. An interrupt between step 5 and step 6 will make the write cycle fail, since the EEPROM Master Write Enable will time-out. If an interrupt routine accessing the EEPROM is interrupting another EEPROM access, the EEAR or EEDR register will be modified, causing the interrupted EEPROM access to fail. It is recommended to have the global interrupt flag cleared during all the steps to avoid these problems. When the write access time has elapsed, the EEPE bit is cleared by hardware. The user software can poll this bit and wait for a zero before writing the next byte. When EEPE has been set, the CPU is halted for two cycles before the next instruction is executed. #### Bit 0 - EERE EEPROM Read Enable The EEPROM read enable signal EERE is the read strobe to the EEPROM. When the correct address is set up in the EEAR register, the EERE bit must be written to a '1' to trigger the EEPROM read. The EEPROM read access takes one instruction, and the requested data is available immediately. When the EEPROM is read, the CPU is halted for four cycles before the next instruction is executed. The user should poll the EEPE bit before starting the read operation. If a write operation is in progress, it is neither possible to read the EEPROM, nor to change the EEAR register. The calibrated oscillator is used to time the EEPROM accesses. See the following table for typical programming times for EEPROM access from the CPU. Table 10-2. EEPROM Programming Time | Symbol | Number of Calibrated RC Oscillator Cycles | Typ. Programming Time | |-------------------------|-------------------------------------------|-----------------------| | EEPROM write (from CPU) | 26,368 | 3.3ms | The following code examples show one assembly and one C function for writing to the EEPROM. The examples assume that interrupts are controlled (e.g. by disabling interrupts globally) so that no interrupts will occur during execution of these functions. The examples also assume that no Flash Boot Loader is present in the software. If such code is present, the EEPROM write function must also wait for any ongoing SPM command to finish. #### Assembly Code Example<sup>(1)</sup> ``` EEPROM_write: ; Wait for completion of previous write sbic EECR,EEPE rjmp EEPROM write ``` ``` ; Set up address (r18:r17) in address register out EEARH, r18 out EEARL, r17 ; Write data (r16) to Data Register out EEDR, r16 ; Write logical one to EEMPE sbi EECR, EEMPE ; Start eeprom write by setting EEPE sbi EECR, EEPE ret ``` ## C Code Example<sup>(1)</sup> ``` void EEPROM_write(unsigned int uiAddress, unsigned char ucData) { /* Wait for completion of previous write */ while(EECR & (1<<EEPE)) ; /* Set up address and Data Registers */ EEAR = uiAddress; EEDR = ucData; /* Write logical one to EEMPE */ EECR |= (1<<EEMPE); /* Start eeprom write by setting EEPE */ EECR |= (1<<EEPE); }</pre> ``` #### Note: (1) Refer to About Code Examples The following code examples show assembly and C functions for reading the EEPROM. The examples assume that interrupts are controlled so that no interrupts will occur during execution of these functions. ## Assembly Code Example(1) ## C Code Example<sup>(1)</sup> ``` unsigned char EEPROM_read(unsigned int uiAddress) { /* Wait for completion of previous write */ while(EECR & (1<<EEPE)) ; /* Set up address register */ EEAR = uiAddress; /* Start eeprom read by writing EERE */ EECR |= (1<<EERE); /* Return data from Data Register */ return EEDR; }</pre> ``` ## 1. Refer to About Code Examples. ## 10.6.5 GPIOR2 - General Purpose I/O Register 2 Name: GPIOR2 Offset: 0x4B [ID-000004d0] Reset: 0x00 Property: When addressing as I/O Register: address offset is 0x2B When addressing I/O registers as data space using LD and ST instructions, the provided offset must be used. When using the I/O specific commands IN and OUT, the offset is reduced by 0x20, resulting in an I/O address offset within 0x00 - 0x3F. The device is a complex microcontroller with more peripheral units than can be supported within the 64 locations reserved in Opcode for the IN and OUT instructions. For the extended I/O space from 0x60 in SRAM, only the ST/STS/STD and LD/LDS/LDD instructions can be used. | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |--------|-----|-----|-----|-------|---------|-----|-----|-----| | | | | | GPIOF | R2[7:0] | | | | | Access | R/W | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | Bits 7:0 - GPIOR2[7:0] General Purpose I/O ## 10.6.6 GPIOR1 - General Purpose I/O Register 1 Name: GPIOR1 Offset: 0x4A [ID-000004d0] Reset: 0x00 Property: When addressing as I/O Register: address offset is 0x2A When addressing I/O registers as data space using LD and ST instructions, the provided offset must be used. When using the I/O specific commands IN and OUT, the offset is reduced by 0x20, resulting in an I/O address offset within 0x00 - 0x3F. The device is a complex microcontroller with more peripheral units than can be supported within the 64 locations reserved in Opcode for the IN and OUT instructions. For the extended I/O space from 0x60 in SRAM, only the ST/STS/STD and LD/LDS/LDD instructions can be used. | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |--------|-----|-----|-----|-------|---------|-----|-----|-----| | | | | | GPIOF | R1[7:0] | | | | | Access | R/W | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | Bits 7:0 - GPIOR1[7:0] General Purpose I/O ## 10.6.7 GPIOR0 - General Purpose I/O Register 0 Name: GPIOR0 Offset: 0x3E [ID-000004d0] Reset: 0x00 Property: When addressing as I/O Register: address offset is 0x1E When addressing I/O registers as data space using LD and ST instructions, the provided offset must be used. When using the I/O specific commands IN and OUT, the offset is reduced by 0x20, resulting in an I/O address offset within 0x00 - 0x3F. The device is a complex microcontroller with more peripheral units than can be supported within the 64 locations reserved in Opcode for the IN and OUT instructions. For the extended I/O space from 0x60 in SRAM, only the ST/STS/STD and LD/LDS/LDD instructions can be used. | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |--------|-----|-----|-----|-------|---------|-----|-----|-----| | | | | | GPIOF | R0[7:0] | | | | | Access | R/W | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | Bits 7:0 - GPIOR0[7:0] General Purpose I/O # 11. System Clock and Clock Options ## 11.1 Clock Systems and Their Distribution The following figure illustrates the principal clock systems in the device and their distribution. All the clocks need not be active at a given time. In order to reduce power consumption, the clocks to modules not being used can be halted by using different sleep modes. The clock systems are described in the following sections. The system clock frequency refers to the frequency generated from the system clock prescaler. All clock outputs from the AVR clock control unit runs in the same frequency. Figure 11-1. Clock Distribution #### **Related Links** Power Management and Sleep Modes ## 11.1.1 CPU Clock - clk<sub>CPU</sub> The CPU clock is routed to parts of the system concerned with operation of the AVR core. Examples of such modules are the general purpose register file, the Status register, and the data memory holding the stack pointer. Halting the CPU clock inhibits the core from performing general operations and calculations. ## 11.1.2 I/O Clock - clk<sub>I/O</sub> The I/O clock is used by the majority of the I/O modules, like Timer/Counters, SPI, and USART. The I/O clock is also used by the External Interrupt module, but the start condition detection in the USI module is carried out asynchronously when clk<sub>I/O</sub> is halted, TWI address recognition in all sleep modes. **Note:** If a level triggered interrupt is used for wake-up from power-down, the required level must be held long enough for the MCU to complete the wake-up to trigger the level interrupt. If the level disappears before the end of the start-up time, the MCU will still wake up, but no interrupt will be generated. The start-up time is defined by the SUT and CKSEL fuses. ## 11.1.3 PTC Clock - clk<sub>PTC</sub> The PTC is provided with a dedicated clock domain. This allows halting the CPU and I/O clocks in order to reduce noise and power due to digital circuitry. ## 11.1.4 Flash Clock - clk<sub>FLASH</sub> The Flash clock controls operation of the Flash interface. The Flash clock is usually active simultaneously with the CPU clock. ## 11.1.5 Asynchronous Timer Clock - clk<sub>ASY</sub> The asynchronous timer clock allows asynchronous Timer/Counters to be clocked directly from an external clock or an external 32 kHz clock crystal. The dedicated clock domain allows using this Timer/Counter as a real-time counter even when the device is in sleep mode. ## 11.1.6 ADC Clock - clk<sub>ADC</sub> The ADC is provided with a dedicated clock domain. This allows halting the CPU and I/O clocks in order to reduce noise generated by digital circuitry. This gives more accurate ADC conversion results. ### 11.2 Clock Sources The device has the following clock source options, selectable by Flash fuse bits as shown below. The clock from the selected source is input to the AVR clock generator and routed to the appropriate modules. Table 11-1. Device Clocking Options Select | Device Clocking Option | CKSEL[3:0] | |-----------------------------------|-------------| | Low-Power Crystal Oscillator | 1111 - 1000 | | Low Frequency Crystal Oscillator | 0101 - 0100 | | Internal 128 kHz RC Oscillator | 0011 | | Calibrated Internal RC Oscillator | 0010 | | External Clock | 0000 | | Reserved | 0001 | **Note:** For all fuses, '1' means unprogrammed while '0' means programmed. #### 11.2.1 **Default Clock Source** The device is shipped with internal RC oscillator at 8.0 MHz and with the fuse CKDIV8 programmed, resulting in 1.0 MHz system clock. The start-up time is set to maximum, and the time-out period is enabled: CKSEL=0010, SUT=10, CKDIV8=0. This default setting ensures that all users can make their desired clock source setting using any available programming interface. #### 11.2.2 **Clock Start-Up Sequence** Any clock source needs a sufficient V<sub>CC</sub> to start oscillating and a minimum number of oscillating cycles before it can be considered stable. To ensure sufficient V<sub>CC</sub>, the device issues an internal Reset with a time-out delay (t<sub>TOUT</sub>) after the device Reset is released by all other Reset sources. See the Related Links for a description of the start conditions for the internal Reset. The delay (t<sub>TOUT</sub>) is timed from the Watchdog oscillator and the number of cycles in the delay is set by the SUTx and CKSELx fuse bits. The selectable delays are shown in the table below. The frequency of the Watchdog oscillator is voltage dependent. Table 11-2. Number of Watchdog Oscillator Cycles | Typ. Time-out (V <sub>CC</sub> = 5.0V) | Typ. Time-out (V <sub>CC</sub> = 3.0V) | |----------------------------------------|----------------------------------------| | 0ms | 0ms | | 4 ms | 4.3 ms | | 65 ms | 69 ms | Main purpose of the delay is to keep the device in Reset until it is supplied with minimum V<sub>CC</sub>. The delay will not monitor the actual voltage, so it is required to select a delay longer than the V<sub>CC</sub> rise time. If this is not possible, an internal or external Brown-out Detection (BOD) circuit should be used. A BOD circuit will ensure sufficient V<sub>CC</sub> before it releases the reset, and the time out delay can be disabled. Disabling the time-out delay without utilizing a BOD circuit is not recommended. The oscillator is required to oscillate for a minimum number of cycles before the clock is considered stable. An internal ripple counter monitors the oscillator output clock, and keeps the internal Reset active for a given number of clock cycles. The Reset is then released and the device will start to execute. The recommended oscillator start-up time is dependent on the clock type, and varies from six cycles for an externally applied clock to 32K cycles for a low frequency crystal. The start-up sequence for the clock includes both the time-out delay and the start-up time when the device starts up from Reset. When starting up from Power-save or Power-down mode, V<sub>CC</sub> is assumed to be at a sufficient level and only the start-up time is included. ## Related Links System Control and Reset #### 11.2.3 **Clock Source Connections** Pins XTAL1 and XTAL2 are input and output, respectively, of an inverting amplifier that can be configured for use as an on-chip oscillator, as shown in the figure below. Either a quartz crystal or a ceramic resonator may be used. C1 and C2 should always be equal for both crystals and resonators. The optimal value of the capacitors depends on the crystal or resonator in use, the amount of stray capacitance, and the electromagnetic noise of the environment. Some initial guidelines for choosing capacitors for use with crystals are given in the next table. For ceramic resonators, the capacitor values given by the manufacturer should be used. Figure 11-2. Crystal Oscillator Connections ## 11.3 Low-Power Crystal Oscillator This Crystal Oscillator is a low-power oscillator, with reduced voltage swing on the XTAL2 output. It gives the lowest power consumption, but is not capable of driving other clock inputs, and may be more susceptible to noise in noisy environments. The crystal should be connected as described in Clock Source Connections. When selecting crystals, load capacitance must be taken into consideration. The capacitance ( $C_e+C_i$ ) needed at each TOSC pin can be calculated by using: $$C_e + C_i = 2C_L - C_S$$ ### where: - $C_e$ is optional external capacitors. (= $C_1$ , $C_2$ as shown in the schematics.) - $C_i$ is the pin capacitance in the following table. - *C<sub>L</sub>* is the load capacitance specified by the crystal vendor. - C<sub>S</sub> is the total stray capacitance for one XTAL pin. Table 11-3. Internal Capacitance of Low-Power Oscillator | 32 kHz Osc. Type | Internal Pad Capacitance (XTAL1) | Internal Pad Capacitance<br>(XTAL2) | |-------------------------------------------------|----------------------------------|-------------------------------------| | C <sub>i</sub> of system oscillator (XTAL pins) | 18 pF | 8 pF | The Low-power Oscillator can operate in three different modes, each optimized for a specific frequency range. The operating mode is selected by the fuses CKSEL[3:1], as shown in the following table: Table 11-4. Low-Power Crystal Oscillator Operating Modes<sup>(1)</sup> | Frequency Range [MHz] | CKSEL[3:1] <sup>(2)</sup> | Absolute Limits for Total Capacitance of C1 and C2 [pF] <sup>(4)</sup> | |-----------------------|---------------------------|------------------------------------------------------------------------| | 0.4 - 0.9 | 100 <sup>(3)</sup> | _ | | 0.9 - 3.0 | 101 | 12 - 22 | | 3.0 - 8.0 | 110 | 12 - 22 | | 8.0 - 16.0 | 111 | 12 - 22 | #### Note: 1. These are the recommended CKSEL settings for the different frequency ranges. - This option should not be used with crystals, only with ceramic resonators. - 3. If the crystal frequency exceeds the specification of the device (depends on V<sub>CC</sub>), the CKDIV8 Fuse can be programmed in order to divide the internal frequency by 8. It must be ensured that the resulting divided clock meets the frequency specification of the device. - 4. When selecting the external capacitor value, the stray capacitance from the PCB and device should be deducted. The total load (Ce+Ci+Cs) on XTAL pins must not exceed 22 pF. The CKSEL0 Fuse together with the SUT[1:0] Fuses select the start-up times, as shown in the following table: Table 11-5. Start-Up Times for the Low-Power Crystal Oscillator Clock Selection | Oscillator Source/Power<br>Conditions | Start-Up Time<br>from Power-Down<br>and Power-Save | Additional Delay from<br>Reset<br>(V <sub>CC</sub> = 5.0V) | CKSEL0 | SUT[1:0] | |-----------------------------------------|----------------------------------------------------|------------------------------------------------------------|--------|----------| | Ceramic resonator, fast rising power | 258 CK | 19CK + 4 ms <sup>(1)</sup> | 0 | 00 | | Ceramic resonator, slowly rising power | 258 CK | 19CK + 65 ms <sup>(1)</sup> | 0 | 01 | | Ceramic resonator, BOD enabled | 1K CK | 19CK <sup>(2)</sup> | 0 | 10 | | Ceramic resonator, fast rising power | 1K CK | 19CK + 4 ms <sup>(2)</sup> | 0 | 11 | | Ceramic resonator, slowly rising power | 1K CK | 19CK + 65 ms <sup>(2)</sup> | 1 | 00 | | Crystal Oscillator, BOD enabled | 16K CK | 19CK | 1 | 01 | | Crystal Oscillator, fast rising power | 16K CK | 19CK + 4 ms | 1 | 10 | | Crystal Oscillator, slowly rising power | 16K CK | 19CK + 65 ms | 1 | 11 | #### Note: - 1. These options should only be used when not operating close to the maximum frequency of the device, and only if frequency stability at start-up is not important for the application. These options are not suitable for crystals. - 2. These options are intended for use with ceramic resonators and will ensure frequency stability at start-up. They can also be used with crystals when not operating close to the maximum frequency of the device and if frequency stability at start-up is not important for the application. ## 11.4 Low Frequency Crystal Oscillator The Low Frequency Crystal Oscillator is optimized for use with a 32.768 kHz watch crystal. When selecting crystals, load capacitance and crystal's Equivalent Series Resistance (ESR) must be taken into consideration. Both values are specified by the crystal vendor. The oscillator is optimized for very low power consumption, and thus when selecting crystals, consider the Maximum ESR Recommendations: Table 11-6. Maximum ESR Recommendation for 32.768 kHz Crystal | Crystal CL [pF] | Max. ESR $[kΩ]^{(1)}$ | |-----------------|-----------------------| | 6.5 | 75 | | 9.0 | 65 | | 12.5 | 30 | #### Note: 1. Maximum ESR is typical value based on characterization. The Low Frequency Crystal Oscillator provides an internal load capacitance at each TOSC pin: Table 11-7. Capacitance for Low Frequency Oscillator | 32 kHz Osc. Type | <u>-</u> | Internal Pad Capacitance (XTAL2/TOSC2) | |-------------------------------------------------|----------|----------------------------------------| | C <sub>i</sub> of system oscillator (XTAL pins) | 18 pF | 8 pF | | C <sub>i</sub> of timer oscillator (TOSC pins) | 18 pF | 8 pF | The capacitance $(C_e+C_i)$ needed at each TOSC pin can be calculated by using: $$C_e + C_i = 2C_L - C_s$$ #### where: - $C_e$ is optional external capacitors. (= $C_1$ , $C_2$ as shown in Clock Source Connections.) - $C_i$ is the pin capacitance in Table 11-3. - *C<sub>L</sub>* is the load capacitance specified by the crystal vendor. - C<sub>S</sub> is the total stray capacitance for one XTAL pin. Crystals specifying a load capacitance (CL) higher than 6 pF require external capacitors applied as described in Clock Source Connections. The Low Frequency Crystal Oscillator must be selected by setting the CKSEL Fuses to '0110' or '0111', and Start-Up times are determined by the SUT Fuses, as shown in the following two tables. Table 11-8. Start-Up Times for the Low Frequency Crystal Oscillator Clock Selection - SUT Fuses | SUT[1:0] | Additional Delay from Reset (V <sub>CC</sub> = 5.0V) | Recommended Usage | |----------|------------------------------------------------------|----------------------------------| | 00 | 19CK | Fast rising power or BOD enabled | | 01 | 19CK + 4.1 ms | Slowly rising power | | 10 | 19CK + 65 ms | Stable frequency at start-up | | 11 | Reserved | | Table 11-9. Start-Up Times for the Low Frequency Crystal Oscillator Clock Selection - CKSEL Fuses | CKSEL[3:0] | Start-Up Time from<br>Power-Down and Power-Save | Recommended Usage | |---------------------|-------------------------------------------------|------------------------------| | 0100 <sup>(1)</sup> | 1K CK | | | 0101 | 32K CK | Stable frequency at start-up | #### Note: 1. This option should only be used if frequency stability at start-up is not important for the application. ### 11.5 Calibrated Internal RC Oscillator By default, the internal RC oscillator provides an 8.0 MHz clock. Though voltage and temperature dependent, this clock can be very accurately calibrated by the user. The device is shipped with the CKDIV8 Fuse programmed. This clock may be selected as the system clock by programming the CKSEL fuses as shown in the following table. If selected, it will operate with no external components. During reset, hardware loads the pre-programmed calibration value into the OSCCAL register and thereby automatically calibrates the RC oscillator. By changing the OSCCAL register from SW, it is possible to get a higher calibration accuracy than by using the factory calibration. When this oscillator is used as the chip clock, the Watchdog oscillator will still be used for the Watchdog Timer and for the reset time-out. For more information on the pre-programmed calibration value, see section *Calibration Byte*. Table 11-10. Internal Calibrated RC Oscillator Operating Modes | Frequency Range 1 [MHz] | CKSEL[3:0] | |-------------------------|---------------------| | 7.6 - 8.4 | 0010 <sup>(2)</sup> | #### Note: - 1. If 8 MHz frequency exceeds the specification of the device (depends on $V_{CC}$ ), the CKDIV8 Fuse can be programmed in order to divide the internal frequency by 8. - 2. The device is shipped with this option selected. **Warning:** The oscillator frequency is not guaranteed to be monotonic within the given range as the oscillator calibration contains discontinuity (see figure 8 MHz RC Oscillator Frequency vs. OSCCAL Value in chapter Typical Characteristics.) When this oscillator is selected, start-up times are determined by the SUT fuses: Table 11-11. Start-Up Times for the Internal Calibrated RC Oscillator Clock Selection - SUT | | Start-Up Time from Power-Down and Power-Save | Additional Delay from Reset (V <sub>CC</sub> = 5.0V) | SUT[1:0] | |-------------------|----------------------------------------------|------------------------------------------------------|----------| | BOD enabled | 6 CK | 19CK <sup>(1)</sup> | 00 | | Fast rising power | 6 CK | 19CK + 4 ms | 01 | | | Start-Up Time from Power-Down and Power-Save | Additional Delay from Reset (V <sub>CC</sub> = 5.0V) | SUT[1:0] | |-------------------|----------------------------------------------|------------------------------------------------------|----------| | Slow rising power | 6 CK | 19CK + 65 ms <sup>(2)</sup> | 10 | | Reserved | | | 11 | #### Note: - 1. If the RSTDISBL fuse is programmed, this start-up time will be increased to 19CK + 4 ms to ensure programming mode can be entered. - The device is shipped with this option selected. #### **Related Links** System Clock Prescaler Clock Characteristics Calibration Byte Internal Oscillator Speed OSCCAL ## 11.6 128 kHz Internal Oscillator The 128 kHz internal oscillator is a low-power oscillator providing a clock of 128 kHz. This clock may be select as the system clock by programming the CKSEL fuses to '0011' as shown in the following table. **Warning:** Using the 128 kHz internal oscillator as the system oscillator and Watchdog Timer simultaneously is not recommended as this defeats one of the purposes of the Watchdog Timer. Table 11-12. 128 kHz Internal Oscillator Operating Modes | Nominal Frequency <sup>(1)</sup> | CKSEL[3:0] | |----------------------------------|------------| | 128 kHz | 0011 | #### Note: 1. The 128 kHz oscillator is a very low-power clock source, and is not designed for high accuracy. When this clock source is selected, start-up times are determined by the SUT fuses: Table 11-13. Start-Up Times for the 128 kHz Internal Oscillator | Power Conditions | Start-Up Time from Power-Down and Power-Save | Additional Delay from Reset | SUT[1:0] | |---------------------|----------------------------------------------|-----------------------------|----------| | BOD enabled | 6CK | 19CK <sup>(1)</sup> | 00 | | Fast rising power | 6CK | 19CK + 4 ms | 01 | | Slowly rising power | 6CK | 19CK + 65 ms | 10 | | Reserved | | | 11 | #### Note: 1. If the RSTDISBL fuse is programmed, this start-up time will be increased to 19CK + 4 ms to ensure programming mode can be entered. ## 11.7 External Clock To drive the device from an external clock source, EXTCLK should be driven as shown in the figure below. To run the device on an external clock, the CKSEL Fuses must be programmed to '0000': Table 11-14. External Clock Frequency | Frequency | CKSEL[3:0] | |------------|------------| | 0 - 20 MHz | 0000 | Figure 11-3. External Clock Drive Configuration When this clock source is selected, start-up times are determined by the SUT Fuses: Table 11-15. Start-Up Times for the External Clock Selection - SUT | Power Conditions | Start-Up Time from Power-Down and Power-Save | Additional Delay from Reset (V <sub>CC</sub> = 5.0V) | SUT[1:0] | |---------------------|----------------------------------------------|------------------------------------------------------|----------| | BOD enabled | 6CK | 19CK | 00 | | Fast rising power | 6CK | 19CK + 4.1 ms | 01 | | Slowly rising power | 6CK | 19CK + 65 ms | 10 | | Reserved | | | 11 | When applying an external clock, it is required to avoid sudden changes in the applied clock frequency to ensure stable operation of the MCU. A variation in frequency of more than 2% from one clock cycle to the next can lead to unpredictable behavior. If changes of more than 2% are required, ensure that the MCU is kept in Reset during the changes. The System Clock Prescaler can be used to implement run-time changes of the internal clock frequency while still ensuring stable operation. ## 11.8 Clock Output Buffer The device can output the system clock on the CLKO pin. To enable the output, the CKOUT fuse has to be programmed. This mode is suitable when the chip clock is used to drive other circuits on the system. The clock also will be output during Reset, and the normal operation of I/O pin will be overridden when the fuse is programmed. Any clock source, including the internal RC oscillator, can be selected when the clock is output on CLKO. If the system clock prescaler is used, it is the divided system clock that is output. DS40001906C-page 55 ## 11.9 Timer/Counter Oscillator The device uses the same crystal oscillator for Low-frequency Oscillator and Timer/Counter Oscillator. See Low Frequency Crystal Oscillator for details on the oscillator and crystal requirements. On this device, the Timer/Counter Oscillator Pins (TOSC1 and TOSC2) are shared with EXTCLK. When using the Timer/Counter Oscillator, the system clock needs to be four times the oscillator frequency. Due to this and the pin sharing, the Timer/Counter Oscillator can only be used when the Calibrated Internal RC Oscillator is selected as system clock source. Applying an external clock source to TOSC1 can be done if the Enable External Clock Input bit in the Asynchronous Status Register (ASSR.EXCLK) is written to '1'. See the description of the Asynchronous Operation of Timer/Counter2 for further description on selecting external clock as input instead of a 32.768 kHz watch crystal. #### **Related Links** 8-bit Timer/Counter2 with PWM and Asynchronous Operation ## 11.10 System Clock Prescaler The device has a system clock prescaler and the system clock can be divided by configuring the Clock Prescale Register (CLKPR). This feature can be used to decrease the system clock frequency and the power consumption when the requirement for processing power is low. This can be used with all clock source options, and it will affect the clock frequency of the CPU and all synchronous peripherals. $clk_{I/O}$ , $clk_{CPU}$ , and $clk_{FLASH}$ are divided by a factor as shown in the CLKPR description. When switching between prescaler settings, the System Clock Prescaler ensures that no glitches occur in the clock system. It also ensures that no intermediate frequency is higher than neither the clock frequency corresponding to the previous setting nor the clock frequency corresponding to the new setting. The ripple counter that implements the prescaler runs at the frequency of the undivided clock, which may be faster than the CPU's clock frequency. Hence, it is not possible to determine the state of the prescaler - even if it were readable, the exact time it takes to switch from one clock division to the other cannot be exactly predicted. From the time the Clock Prescaler Selection bits (CLKPS[3:0]) values are written, it takes between T1 + T2 and T1 + 2 \* T2 before the new clock frequency is active. In this interval, two active clock edges are produced. Here, T1 is the previous clock period, and T2 is the period corresponding to the new prescaler setting. To avoid unintentional changes of clock frequency, a special write procedure must be followed to change the CLKPS bits: - 1. Write the Clock Prescaler Change Enable (CLKPCE) bit to '1' and all other bits in CLKPR to zero: CLKPR=0x80. - 2. Within four cycles, write the desired value to CLKPS[3:0] while writing a zero to CLKPCE: CLKPR=0x0N. Interrupts must be disabled when changing prescaler setting to make sure the write procedure is not interrupted. ## 11.11 Register Description ## 11.11.1 Oscillator Calibration Register Name: OSCCAL Offset: 0x66 **Reset:** Device Specific Calibration Value Property: - | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | |--------|-----------|-----|-----|-----|-----|-----|-----|-----|--|--|--|--| | | CAL [7:0] | | | | | | | | | | | | | Access | R/W | | | | | Reset | x | x | x | x | x | X | x | x | | | | | ## Bits 7:0 - CAL [7:0] Oscillator Calibration Value The oscillator calibration register is used to trim the calibrated internal RC oscillator to remove process variations away from the oscillator frequency. A preprogrammed calibration value is automatically written to this register during chip reset, giving the factory calibrated frequency as specified in the *Clock Characteristics* section of chapter *Electrical Characteristics*. The application software can write this register to change the oscillator frequency. The oscillator can be calibrated to frequencies as specified in the *Clock Characteristics* section of chapter *Electrical Characteristics*. Calibration outside that range is not recommended. Note that this oscillator is used to time EEPROM and Flash write accesses, and these write times will be affected accordingly. If the EEPROM or Flash are written, do not calibrate to more than 8.8 MHz. Otherwise, the EEPROM or Flash write may fail. The CAL7 bit determines the range of operation for the oscillator. Setting this bit to 0 gives the lowest frequency range, setting this bit to 1 gives the highest frequency range. The two frequency ranges are overlapping, in other words, a setting of OSCCAL=0x7F gives a higher frequency than OSCCAL=0x80. The CAL[6:0] bits are used to tune the frequency within the selected range. A setting of 0x00 gives the lowest frequency in that range and a setting of 0x7F gives the highest frequency in the range. #### **Related Links** Calibrated Internal RC Oscillator Accuracy ## 11.11.2 Clock Prescaler Register Name: CLKPR Offset: 0x61 **Reset:** Refer to the bit description Property: - | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | |--------|--------|---|---|---|-------------|-----|-----|-----|--|--| | | CLKPCE | | | | CLKPS [3:0] | | | | | | | Access | R/W | | | | R/W | R/W | R/W | R/W | | | | Reset | 0 | | | | X | x | X | x | | | #### Bit 7 - CLKPCE Clock Prescaler Change Enable The CLKPCE bit must be written to logic one to enable change of the CLKPS bits. The CLKPCE bit is only updated when the other bits in CLKPR are simultaneously written to zero. CLKPCE is cleared by hardware four cycles after it is written or when CLKPS bits are written. Rewriting the CLKPCE bit within this time-out period does neither extend the time-out period nor clear the CLKPCE bit. ## Bits 3:0 - CLKPS [3:0] Clock Prescaler Select These bits define the division factor between the selected clock source and the internal system clock. These bits can be written run-time to vary the clock frequency to suit the application requirements. As the divider divides the master clock input to the MCU, the speed of all synchronous peripherals is reduced when a division factor is used. The division factors are given in the table below. The CKDIV8 Fuse determines the initial value of the CLKPS bits. If CKDIV8 is unprogrammed, the CLKPS bits will be reset to "0000". If CKDIV8 is programmed, CLKPS bits are reset to "0011", giving a division factor of 8 at start-up. This feature should be used if the selected clock source has a higher frequency than the maximum frequency of the device at the present operating conditions. Note that any value can be written to the CLKPS bits regardless of the CKDIV8 Fuse setting. The Application software must ensure that a sufficient division factor is chosen if the selected clock source has a higher frequency than the maximum frequency of the device at the present operating conditions. The device is shipped with the CKDIV8 Fuse programmed. Table 11-16. Clock Prescaler Select | CLKPS[3:0] | Clock Division Factor | |------------|-----------------------| | 0000 | 1 | | 0001 | 2 | | 0010 | 4 | | 0011 | 8 | | 0100 | 16 | | 0101 | 32 | | 0110 | 64 | | 0111 | 128 | | 1000 | 256 | # ATmega328PB # **System Clock and Clock Options** | CLKPS[3:0] | Clock Division Factor | |------------|-----------------------| | 1001 | Reserved | | 1010 | Reserved | | 1011 | Reserved | | 1100 | Reserved | | 1101 | Reserved | | 1110 | Reserved | | 1111 | Reserved | ## 12. CFD - Clock Failure Detection mechanism ## 12.1 Overview The Clock Failure Detection mechanism for the device is enabled by CFD fuse in the Extended Fuse Byte. CFD operates with a 128 kHz internal oscillator which will be enabled automatically when CFD is enabled. ## 12.2 Features - Detection of the failure of the low power crystal oscillator and external clocks - Operate with 128 kHz internal oscillator - Switch the system clock to 1 MHz internal RC oscillator clock when clock failure happens - Failure Detection Interrupt Flag (XFDIF) available for the status of CFD ## 12.3 Operations The Clock Failure Detector (CFD) allows the user to monitor the low power crystal oscillator or external clock signal. CFD monitors XOSC clock and if it fails it will automatically switch to a safe clock. When operating on the safe clock the device will switch back to XOSC clock after Power-On or External Reset, and continue monitoring XOSC clock for failures. The safe 1 MHz system clock is derived from the 8 MHz internal RC system clock. After switching to safe 1 MHz clock the user can write the System Clock Prescale Register (CLKPR) to increase the frequency. This allows configuring the safe clock in order to fulfill the operative conditions of the microcontroller. Because the XOSC failure is monitored by the CFD circuit operating with the internal 128 kHz oscillator, the current consumption of the 128 kHz oscillator will be added into the total power consumption of the chip when CFD is enabled. CFD should be enabled only if the system clock (XOSC) frequency is above 256 kHz. Figure 12-1. System Clock Generation with CFD Mechanism #### **Clock Failure Detection** To start the CFD operation, the user must write a one to the CFD fuse bit in the Extended Fuse Byte (EFB.CFD). After the start or restart of the XOSC, the CFD does not detect failure until the start-up time is elapsed. Once the XOSC Start-Up Time is elapsed, the XOSC clock is constantly monitored. If the external clock is not provided, the device will automatically switch to calibrated RC oscillator output. When the failure is detected, the failure status is asserted, i.e Failure Detection Interrupt Flag bit in the XOSC Failure Detection Control And Status Register (XFDCSR.XFDIF) is set. The Failure Detection interrupt flag is generated, when the Interrupt Enable bit in the XOSC Failure Detection Control And Status Register (XFDCSR.XFDIE) is set. The XFDCSR.XFDIF reflects the current XOSC clock activity. The detection will be automatically disabled when chip goes to power save/down sleep mode and enabled by itself when chip enters back to active mode. #### **Clock Switch** When a clock failure is detected, the XOSC clock is replaced by the safe clock in order to maintain an active clock. The safe clock source is the calibrated RC oscillator clock (CKSEL: 4'b0010). The clock source can be downscaled with a configurable prescaler to ensure that the clock frequency does not exceed the operating conditions selected by the application after switching. To use the original clock source, the user must provide a reset. When using CFD and clock failure has occurred the system operates using 1 MHz internal fallback clock. The system will try to resume to original clock source either via Power-On-Reset (POR) or via external RESET. # 12.4 Timing Diagram The RC clock is enabled only after failure detection. Figure 12-2. CFD Mechanism Timing Diagram # 12.5 Register Description ## 12.5.1 XOSC Failure Detection Control And Status Register Name: XFDCSR Offset: 0x62 Reset: 0x00 Property: - | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |--------|---|---|---|---|---|---|-------|-------| | | | | | | | | XFDIF | XFDIE | | Access | | | | | | | R | R/W | | Reset | | | | | | | 0 | 0 | ## Bit 1 - XFDIF Failure Detection Interrupt Flag This bit is set when a failure is detected, and it can be cleared only by reset. It serves as a status bit for CFD. Note: This bit is read-only. ## Bit 0 - XFDIE Failure Detection Interrupt Enable Setting this bit will enable the interrupt which will be issued when XFDIF is set. This bit is enable only. Once enabled, it is not possible for the user to disable. ## 13. Power Management and Sleep Modes #### 13.1 Overview Sleep modes enable the application to shut down unused modules in the MCU, thereby saving power. The device provides various sleep modes allowing the user to tailor the power consumption to the application requirements. When enabled, the Brown-out Detector (BOD) actively monitors the power supply voltage during the sleep periods. To further save power, it is possible to disable the BOD in some sleep modes. See also BOD Disable. ## 13.2 Sleep Modes The following table shows the different sleep modes, BOD disable ability, and their wake-up sources. Table 13-1. Active Clock Domains and Wake-Up Sources in the Different Sleep Modes Active Clock Domains Oscillators Wake-Up Sources | Mode | Active Clock Domains Oscillators Wake-Up Sources | | | | | | | | able | | | | | | | | | |------------------------|--------------------------------------------------|----------|-------------------|--------|--------------------|--------|------------------------------|-----------------------------|--------------------|----------------------|--------------------|---------------------|-----|-----|-------|-----------|-----------------------| | Sleep Mo | CIKCPU | CIKFLASH | cik <sub>lo</sub> | CIKADC | CIKASY | CIKPTC | Main Clock<br>Source Enabled | Timer Oscillator<br>Enabled | INT and PCINT | TWI Address<br>Match | Timer2 | SPM/EEPROM<br>Ready | ADC | WDT | USART | Other I/O | Software<br>BOD Disab | | Idle | | | Yes | Yes | Yes | Yes | Yes | Yes <sup>(2)</sup> | Yes | | ADC Noise<br>Reduction | | | | Yes | Yes | Yes | Yes | Yes <sup>(2)</sup> | Yes <sup>(3)</sup> | Yes | Yes <sup>(2)</sup> | Yes | Yes | Yes | Yes | | | | Power-Down | | | | | | | | | Yes <sup>(3)</sup> | Yes | | | | Yes | Yes | | Yes | | Power-Save | | | | | Yes | Yes | Yes <sup>(5)</sup> | Yes <sup>(2)</sup> | Yes <sup>(3)</sup> | Yes | Yes | | | Yes | Yes | | Yes | | Standby <sup>(1)</sup> | | | | | | | Yes | | Yes <sup>(3)</sup> | Yes | | | | Yes | Yes | | Yes | | Extended Standby | | | | | Yes <sup>(2)</sup> | Yes | Yes | Yes <sup>(2)</sup> | Yes <sup>(3)</sup> | Yes | Yes | | | Yes | Yes | | Yes | #### Note: - 1. Only recommended with external crystal or resonator selected as the clock source. - 2. If Timer/Counter2 is running in Asynchronous mode. - 3. For INT1 and INT0, only level interrupt. - 4. Start frame detection only. - 5. The main clock is kept running if PTC is enabled. To enter any of the six sleep modes, the sleep enable bit in the Sleep Mode Control Register (SMCR.SE) must be written to '1' and a SLEEP instruction must be executed. Sleep Mode Select bits (SMCR.SM[2:0]) select which sleep mode (Idle, ADC Noise Reduction, Power-Down, Power-Save, Standby, or Extended Standby) will be activated by the SLEEP instruction. **Note:** The block diagram in the section *System Clock and Clock Options* provides an overview over the different clock systems in the device and their distribution. This figure is helpful in selecting an appropriate Sleep mode. If an enabled interrupt occurs while the MCU is in a Sleep mode, the MCU wakes up. The MCU is then halted for four cycles in addition to the start-up time, executes the interrupt routine, and resumes execution from the instruction following SLEEP. The contents of the register file and SRAM are unaltered when the device wakes up from sleep. If a reset occurs during Sleep mode, the MCU wakes up and executes from the Reset vector. #### **Related Links** System Clock and Clock Options #### 13.3 BOD Disable When the Brown-out Detector (BOD) is enabled by BODLEVEL fuses, the BOD is actively monitoring the power supply voltage during a sleep period. To save power, it is possible to disable the BOD by use of software for some of the sleep modes. The sleep mode power consumption will then be at the same level as when BOD is globally disabled by fuses. If BOD is disabled in software, the BOD function is turned off immediately after entering the sleep mode. Upon wake-up from sleep, BOD is automatically enabled again. This ensures safe operation in case the $V_{\rm CC}$ level has dropped during the sleep period. When the BOD has been disabled, the wake-up time from sleep mode will be approximately 60 µs to ensure that the BOD is working correctly before the MCU continues executing code. BOD disable is controlled by the BOD Sleep bit in the MCU Control Register (MCUCR.BODS). Writing this bit to '1' turns off the BOD in relevant sleep modes, while a zero in this bit keeps BOD active. The default setting, BODS=0, keeps BOD active. **Note:** Writing to the BODS bit is controlled by a timed sequence and an enable bit. **Related Links** **MCUCR** ## 13.4 Idle Mode When the SM[2:0] bits are written to '000', the SLEEP instruction makes the MCU enter Idle mode, stopping the CPU but allowing the SPI, USART, analog comparator, two-wire serial interface, ADC, Timer/Counters, Watchdog, and the interrupt system to continue operating. This sleep mode basically halts clk<sub>CPU</sub> and clk<sub>FLASH</sub>, while allowing the other clocks to run. The Idle mode enables the MCU to wake-up from external triggered interrupts as well as internal ones like the timer overflow and USART transmit complete interrupts. If wake-up from the analog comparator interrupt is not required, the analog comparator can be powered-down by setting the ACD bit in the Analog Comparator Control and Status Register – ACSR. This will reduce power consumption in Idle mode. If the ADC is enabled, a conversion starts automatically when this mode is entered. ## 13.5 ADC Noise Reduction Mode When the SM[2:0] bits are written to '001', the SLEEP instruction makes the MCU enter ADC Noise Reduction mode, stopping the CPU but allowing the ADC, the external interrupts, the two-wire serial interface address watch, Timer/Counter<sup>(1)</sup>, and the Watchdog to continue operating (if enabled). This sleep mode basically halts clk<sub>I/O</sub>, clk<sub>CPU</sub>, and clk<sub>FLASH</sub>, while allowing the other clocks to run. This improves the noise environment for the ADC, enabling higher resolution measurements. If the ADC is enabled, a conversion starts automatically when this mode is entered. Apart from the ADC conversion complete interrupt, only these events can wake-up the MCU from ADC Noise Reduction mode: - External Reset - Watchdog System Reset - Watchdog Interrupt - Brown-out Reset - Two-wire Serial Interface Address Match - Timer/Counter Interrupt - SPM/EEPROM Ready Interrupt - External Level Interrupt on INT - Pin Change Interrupt **Note:** 1. Timer/Counter will only keep running in Asynchronous mode. #### **Related Links** 8-bit Timer/Counter2 with PWM and Asynchronous Operation ### 13.6 Power-Down Mode When the SM[2:0] bits are written to '010', the SLEEP instruction makes the MCU enter the Power-Down mode. In this mode, the external oscillator is stopped, while the external interrupts, the two-wire serial interface address watch, and the Watchdog continue operating (if enabled). Only one of these events can wake up the MCU: - External Reset - Watchdog System Reset - Watchdog Interrupt - Brown-out Reset - Two-wire Serial Interface Address Match - External level Interrupt on INT - Pin Change Interrupt This sleep mode basically halts all generated clocks, allowing operation of asynchronous modules only. **Note:** If a level triggered interrupt is used for wake-up from power-down, the required level must be held long enough for the MCU to complete the wake-up to trigger the level interrupt. If the level disappears before the end of the start-up time, the MCU will still wake up, but no interrupt will be generated. The start-up time is defined by the SUT and CKSEL Fuses. When waking up from the Power-Down mode, there is a delay from the wake-up condition occurs until the wake-up becomes effective. This allows the clock to restart and become stable after having been stopped. The wake-up period is defined by the same CKSEL fuses that define the Reset time-out period. ## **Related Links** System Clock and Clock Options ## 13.7 Power-Save Mode When the SM[2:0] bits are written to 011, the SLEEP instruction makes the MCU enter Power-Save mode. This mode is identical to power-down, except: If Timer/Counter2 is enabled, it will keep running during sleep. The device can wake-up from either timer overflow or output compare event from Timer/Counter2 if the corresponding Timer/Counter2 interrupt enable bits are set in TIMSK2, and the global interrupt enable bit in SREG is set. If the PTC is enabled, the main clock is kept running. If Timer/Counter2 is not running, the Power-Down mode is recommended instead of the Power-Save mode. The Timer/Counter2 can be clocked both synchronously and asynchronously in Power-Save mode. If Timer/Counter2 is not using the asynchronous clock, the Timer/Counter oscillator is stopped during sleep. If Timer/Counter2 is not using the synchronous clock, the clock source is stopped during sleep. Even if the synchronous clock is running in power-save, this clock is only available for Timer/Counter2. ## 13.8 Standby Mode When the SM[2:0] bits are written to '110' and an external crystal/resonator clock option is selected, the SLEEP instruction makes the MCU enter Standby mode. This mode is identical to the Power-Down mode with the exception that the oscillator is kept running. From Standby mode, the device wakes up in six clock cycles. ## 13.9 Extended Standby Mode When the SM[2:0] bits are written to '111' and an external crystal/resonator clock option is selected, the SLEEP instruction makes the MCU enter Extended Standby mode. This mode is identical to Power-Save mode with the exception that the Oscillator is kept running. From Extended Standby mode, the device wakes up in six clock cycles. ## 13.10 Power Reduction Registers The Power Reduction Registers (PRR1 and PRR0) provides a method to stop the clock to individual peripherals to reduce power consumption. The current state of the peripheral is frozen and the I/O registers cannot be read or written. Resources used by the peripheral when stopping the clock will remain occupied, hence the peripheral should in most cases be disabled before stopping the clock. Waking up a module, which is done by clearing the corresponding bit in the PRR, puts the module in the same state as before shutdown. Module shutdown can be used in Idle mode and Active mode to significantly reduce the overall power consumption. In all other sleep modes, the clock is already stopped. ## 13.11 Minimizing Power Consumption There are several possibilities to consider when trying to minimize the power consumption in an AVR controlled system. In general, sleep modes should be used as much as possible, and the sleep mode should be selected so that as few as possible of the device's functions are operating. All functions not needed should be disabled. In particular, the following modules may need special consideration when trying to achieve the lowest possible power consumption. ## 13.11.1 Analog-to-Digital Converter If enabled, the ADC will be enabled in all sleep modes. To save power, the ADC should be disabled before entering any sleep mode. When the ADC is turned off and on again, the next conversion will be an extended conversion. #### Related Links Analog-to-Digital Converter ### 13.11.2 Analog Comparator When entering Idle mode, the analog comparator should be disabled if not used. When entering ADC Noise Reduction mode, the analog comparator should be disabled. In other sleep modes, the analog comparator is automatically disabled. However, if the analog comparator is set up to use the internal voltage reference as input, the analog comparator should be disabled in all sleep modes. Otherwise, the internal voltage reference will be enabled, independent of the sleep mode. #### **Related Links** **Analog Comparator** #### 13.11.3 Brown-Out Detector If the Brown-Out Detector (BOD) is not needed by the application, this module should be turned off. If the BOD is enabled by the BODLEVEL Fuses, it will be enabled in all sleep modes, and hence, always consume power. In the deeper sleep modes, this will contribute significantly to the total current consumption. #### Related Links System Control and Reset #### 13.11.4 Internal Voltage Reference The internal voltage reference will be enabled when needed by the Brown-out Detection, the analog comparator or the Analog-to-Digital Converter (ADC). If these modules are disabled as described in the sections above, the internal voltage reference will be disabled and it will not be consuming power. When turned on again, the user must allow the reference to start-up before the output is used. If the reference is kept on in Sleep mode, the output can be used immediately. ## **Related Links** System Control and Reset #### 13.11.5 Watchdog Timer If the Watchdog Timer is not needed in the application, the module should be turned off. If the Watchdog Timer is enabled, it will be enabled in all sleep modes and hence always consume power. In the deeper sleep modes, this will contribute significantly to the total current consumption. #### **Related Links** System Control and Reset #### 13.11.6 Port Pins When entering a sleep mode, all port pins should be configured to use minimum power. The most important is then to ensure that no pins drive resistive loads. In sleep modes where both the I/O clock $(clk_{I/O})$ and the ADC clock $(clk_{ADC})$ are stopped, the input buffers of the device will be disabled. This ensures that no power is consumed by the input logic when not needed. In some cases, the input logic is needed for detecting wake-up conditions, and it will then be enabled. Refer to the section *Digital Input Enable and Sleep Modes* for details on which pins are enabled. If the input buffer is enabled and the input ## **Power Management and Sleep Modes** signal is left floating or have an analog signal level close to V<sub>CC</sub>/2, the input buffer will use excessive power. For analog input pins, the digital input buffer should be disabled at all times. An analog signal level close to V<sub>CC</sub>/2 on an input pin can cause significant current even in active mode. Digital input buffers can be disabled by writing to the Digital Input Disable Registers (DIDR0 for ADC, DIDR1 for AC). #### **Related Links** Digital Input Enable and Sleep Modes ## 13.11.7 On-chip Debug System If the on-chip debug system is enabled by the DWEN fuse and the chip enters Sleep mode, the main clock source is enabled and hence always consumes power. In the deeper Sleep modes, this will contribute significantly to the total current consumption. ## 13.12 Register Description ## 13.12.1 Sleep Mode Control Register Name: **SMCR** Offset: 0x53 Reset: 0x00 Property: When addressing as I/O Register: address offset is 0x33 The Sleep Mode Control Register contains control bits for power management. When addressing I/O registers as data space using LD and ST instructions, the provided offset must be used. When using the I/O specific commands IN and OUT, the offset is reduced by 0x20, resulting in an I/O address offset within 0x00 - 0x3F. The device is a complex microcontroller with more peripheral units than can be supported within the 64 locations reserved in Opcode for the IN and OUT instructions. For the extended I/O space from 0x60 in SRAM, only the ST/STS/STD and LD/LDS/LDD instructions can be used. Bits 3:1 - SM[2:0] Sleep Mode Select The SM[2:0] bits select between the five available sleep modes. Table 13-2. Sleep Mode Select | SM[2:0] | Sleep Mode | |---------|---------------------------------| | 000 | Idle | | 001 | ADC Noise Reduction | | 010 | Power-down | | 011 | Power-save | | 100 | Reserved | | 101 | Reserved | | 110 | Standby <sup>(1)</sup> | | 111 | Extended Standby <sup>(1)</sup> | #### Note: 1. Standby mode is only recommended for use with external crystals or resonators. ## Bit 0 - SE Sleep Enable The SE bit must be written to logic one to make the MCU enter the sleep mode when the SLEEP instruction is executed. To avoid the MCU entering the sleep mode unless it is the programmer's purpose, it is recommended to write the Sleep Enable (SE) bit to one just before the execution of the SLEEP instruction and to clear it immediately after waking up. ## 13.12.2 MCU Control Register Name: MCUCR Offset: 0x55 Reset: 0x00 **Property:** When addressing as I/O register: address offset is 0x35 The MCU control register controls the placement of the interrupt vector table in order to move interrupts between application and boot space. When addressing I/O registers as data space using LD and ST instructions, the provided offset must be used. When using the I/O specific commands IN and OUT, the offset is reduced by 0x20, resulting in an I/O address offset within 0x00 - 0x3F. The device is a complex microcontroller with more peripheral units than can be supported within the 64 locations reserved in Opcode for the IN and OUT instructions. For the extended I/O space from 0x60 in SRAM, only the ST/STS/STD and LD/LDS/LDD instructions can be used. | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | |--------|---|------|-------|-----|---|---|-------|------|--| | | | BODS | BODSE | PUD | | | IVSEL | IVCE | | | Access | | R/W | R/W | R/W | | | R/W | R/W | | | Reset | | 0 | 0 | 0 | | | 0 | 0 | | #### Bit 6 - BODS BOD Sleep The BODS bit must be written to '1' in order to turn off BOD during sleep. Writing to the BODS bit is controlled by a timed sequence and the enable bit BODSE. To disable BOD in relevant sleep modes, both BODS and BODSE must first be written to '1'. Then, BODS must be written to '1' and BODSE must be written to zero within four clock cycles. The BODS bit is active three clock cycles after it is set. A sleep instruction must be executed while BODS is active in order to turn off the BOD for the actual sleep mode. The BODS bit is automatically cleared after three clock cycles. #### Bit 5 - BODSE BOD Sleep Enable BODSE enables setting of BODS control bit, as explained in BODS bit description. BOD disable is controlled by a timed sequence. ## Bit 4 - PUD Pull-up Disable When this bit is written to one, the pull ups in the I/O ports are disabled even if the DDxn and PORTxn registers are configured to enable the pull ups ({DDxn, PORTxn} = 0b01). #### Bit 1 - IVSEL Interrupt Vector Select When the IVSEL bit is cleared (zero), the interrupt vectors are placed at the start of the Flash memory. When this bit is set (one), the interrupt vectors are moved to the beginning of the boot loader section of the Flash. The actual address of the start of the Boot Flash Section is determined by the BOOTSZ Fuses. To avoid unintentional changes of interrupt vector tables, a special write procedure must be followed to change the IVSEL bit: - 1. Write the Interrupt Vector Change Enable (IVCE) bit to one. - 2. Within four cycles, write the desired value to IVSEL while writing a zero to IVCE. Interrupts will automatically be disabled while this sequence is executed. Interrupts are disabled in the same cycle as IVCE is written, and interrupts remain disabled until after the instruction following the write to IVSEL. If IVSEL is not written, interrupts remain disabled for four cycles. The I-bit in the Status register is unaffected by the automatic disabling. **Note:** If interrupt vectors are placed in the Boot Loader section and Boot Lock bit BLB02 is programmed, interrupts are disabled while executing from the application section. If interrupt vectors are placed in the application section and Boot Lock bit BLB12 is programmed, interrupts are disabled while executing from the Boot Loader section. #### Bit 0 - IVCE Interrupt Vector Change Enable The IVCE bit must be written to logic one to enable change of the IVSEL bit. IVCE is cleared by hardware four cycles after it is written or when IVSEL is written. Setting the IVCE bit will disable interrupts, as explained in the IVSEL description above. See the code example below. #### Assembly Code Example ``` Move_interrupts: ; Get MCUCR in r16, MCUCR mov r17, r16 ; Enable change of Interrupt Vectors ori r16, (1<<IVCE) out MCUCR, r16 ; Move interrupts to Boot Flash section ori r17, (1<<IVSEL) out MCUCR, r17 ret ``` #### C Code Example ``` void Move_interrupts(void) { uchar temp; /* GET MCUCR*/ temp = MCUCR; /* Enable change of Interrupt Vectors */ MCUCR = temp|(1<<IVCE); /* Move interrupts to Boot Flash section */ MCUCR = temp|(1<<IVSEL); }</pre> ``` ## 13.12.3 Power Reduction Register 0 Name: PRR0 Offset: 0x64 Reset: 0x00 Property: | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |--------|--------|--------|--------|----------|--------|--------|----------|-------| | | PRTWI0 | PRTIM2 | PRTIM0 | PRUSART1 | PRTIM1 | PRSPI0 | PRUSART0 | PRADC | | Access | R/W | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | #### Bit 7 - PRTWI0 Power Reduction TWI0 Writing a logic one to this bit shuts down the TWI 0 by stopping the clock to the module. When waking up the TWI again, the TWI should be reinitialized to ensure proper operation. #### Bit 6 - PRTIM2 Power Reduction Timer/Counter2 Writing a logic one to this bit shuts down the Timer/Counter2 module in synchronous mode (AS2 is 0). When the Timer/Counter2 is enabled, the operation will continue like before the shutdown. #### Bit 5 - PRTIMO Power Reduction Timer/Counter0 Writing a logic one to this bit shuts down the Timer/Counter0 module. When the Timer/Counter0 is enabled, the operation will continue like before the shutdown. #### Bit 4 - PRUSART1 Power Reduction USART1 Writing a logic one to this bit shuts down the USART by stopping the clock to the module. When waking up the USART again, the USART should be reinitialized to ensure proper operation. #### Bit 3 - PRTIM1 Power Reduction Timer/Counter1 Writing a logic one to this bit shuts down the Timer/Counter1 module. When the Timer/Counter1 is enabled, the operation will continue like before the shutdown. ## Bit 2 – PRSPI0 Power Reduction Serial Peripheral Interface 0 If using debugWIRE on-chip debug system, this bit should not be written to one. Writing a logic one to this bit shuts down the Serial Peripheral Interface (SPI) by stopping the clock to the module. When waking up the SPI again, the SPI should be reinitialized to ensure proper operation. #### Bit 1 - PRUSARTO Power Reduction USARTO Writing a logic one to this bit shuts down the USART by stopping the clock to the module. When waking up the USART again, the USART should be reinitialized to ensure proper operation. ### Bit 0 - PRADC Power Reduction ADC Writing a logic one to this bit shuts down the ADC. The ADC must be disabled before shut down. The analog comparator cannot use the ADC input MUX when the ADC is shut down. DS40001906C-page 73 # 13.12.4 Power Reduction Register 1 Name: PRR1 Offset: 0x65 Reset: 0x00 Property: | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | |--------|---|---|--------|-------|--------|--------|---|--------|---| | | | | PRTWI1 | PRPTC | PRTIM4 | PRSPI1 | | PRTIM3 | l | | Access | | | R/W | R/W | R/W | R/W | | R/W | | | Reset | | | 0 | 0 | 0 | 0 | | 0 | | #### Bit 5 - PRTWI1 Power Reduction TWI1 Writing a logic one to this bit shuts down the TWI1 by stopping the clock to the module. When waking up the TWI1 again, the TWI1 should be re initialized to ensure proper operation. ## Bit 4 - PRPTC Power Reduction PTC Writing a logic one to this bit shuts down the PTC module. When the PTC is enabled, operation will continue like before the shutdown. ## Bit 3 - PRTIM4 Power Reduction Timer/Counter4 Writing a logic one to this bit shuts down the Timer/Counter4 module. When the Timer/Counter4 is enabled, operation will continue like before the shutdown. # Bit 2 - PRSPI1 Power Reduction Serial Peripheral Interface 1 If using debugWIRE On-chip Debug System, this bit should not be written to one. Writing a logic one to this bit shuts down the Serial Peripheral Interface1 by stopping the clock to the module. When waking up the SPI1 again, the SPI1 should be re initialized to ensure proper operation. ## Bit 0 - PRTIM3 Power Reduction Timer/Counter3 Writing a logic one to this bit shuts down the Timer/Counter3 module. When the Timer/Counter3 is enabled, operation will continue like before the shutdown. # 14. System Control and Reset # 14.1 Resetting the AVR During Reset, all I/O registers are set to their initial values, and the program starts execution from the Reset vector. The instruction placed at the Reset vector must be a Relative Jump instruction (RJMP) to the reset handling routine. If the program never enables an interrupt source, the interrupt vectors are not used, and regular program code can be placed at these locations. This is also the case if the Reset vector is in the application section while the interrupt vectors are in the boot section or vice versa. The circuit diagram in the next section shows the reset logic. The I/O ports of the AVR are immediately reset to their initial state when a Reset source goes active. This does not require any clock source to be running. After all Reset sources have gone inactive, a delay counter is invoked, stretching the internal Reset. This allows the power to reach a stable level before the normal operation starts. The time-out period of the delay counter is defined by the user through the SUT and CKSEL fuses. The different selections for the delay period are presented in the *System Clock and Clock Options* chapter. ## **Related Links** System Clock and Clock Options # 14.2 Reset Sources The device has the following sources of reset: - Power-on Reset. The MCU is reset when the supply voltage is less than the Power-on Reset threshold (V<sub>POT</sub>). - External Reset. The MCU is reset when a low level is present on the RESET pin for longer than the minimum pulse length. - Watchdog System Reset. The MCU is reset when the Watchdog Timer period expires and the Watchdog System Reset mode is enabled. - Brown-out Reset. The MCU is reset when the supply voltage V<sub>CC</sub> is less than the Brown-out Reset threshold (V<sub>BOT</sub>) and the Brown-out Detector is enabled. Figure 14-1. Reset Logic #### 14.3 Power-on Reset A Power-on Reset (POR) pulse is generated by an on-chip detection circuit. The POR is activated whenever V<sub>CC</sub> is below the detection level. The POR circuit can be used to trigger the start-up Reset, as well as to detect a failure in supply voltage. A POR circuit ensures that the device is reset from power-on. Reaching the POR threshold voltage invokes the delay counter, which determines how long the device is kept in Reset after V<sub>CC</sub> rise. The Reset signal is activated again, without any delay, when V<sub>CC</sub> decreases below the detection level. Figure 14-2. MCU Start-up, RESET Tied to V<sub>CC</sub> # 14.4 External Reset An External Reset is generated by a low level on the $\overline{RESET}$ pin. Reset pulses longer than the minimum pulse width will generate a reset, even if the clock is not running. Shorter pulses are not guaranteed to generate a reset. When the applied signal reaches the Reset Threshold Voltage ( $V_{RST}$ ) on its positive edge, the delay counter starts the MCU after the Time-out period ( $t_{TOUT}$ ) has expired. The External Reset can be disabled by the RSTDISBL fuse. Figure 14-4. External Reset During Operation # 14.5 Brown-out Detection The device has an on-chip Brown-out Detection (BOD) circuit for monitoring the $V_{CC}$ level during operation by comparing it to a fixed trigger level. The trigger level for the BOD can be selected by the BODLEVEL Fuses. The trigger level has a hysteresis to ensure spike-free BOD. The hysteresis on the detection level should be interpreted as $V_{BOT+} = V_{BOT} + V_{HYST}/2$ and $V_{BOT-} = V_{BOT} - V_{HYST}/2$ . When the BOD is enabled, and $V_{CC}$ decreases to a value below the trigger level ( $V_{BOT-}$ in the following figure), the Brown-out Reset is immediately activated. When $V_{CC}$ increases above the trigger level ( $V_{BOT+}$ in the following figure), the delay counter starts the MCU after the Time-out period $t_{TOUT}$ has expired. The BOD circuit will only detect a drop in $V_{CC}$ if the voltage stays below the trigger level for longer than $t_{BOD}$ . Figure 14-5. Brown-out Reset During Operation # 14.6 Watchdog System Reset When the Watchdog times out, it will generate a short reset pulse of one CK cycle duration. On the falling edge of this pulse, the delay timer starts counting the Time-out period $t_{TOUT}$ . Figure 14-6. Watchdog System Reset During Operation # 14.7 Internal Voltage Reference The device features an internal bandgap reference. This reference is used for Brown-out Detection, and it can be used as an input to the analog comparator or the ADC. ## 14.7.1 Voltage Reference Enable Signals and Start-up Time The voltage reference has a start-up time that may influence the way it should be used. To save power, the reference is not always turned ON. The reference is ON during the following situations: - 1. When the BOD is enabled (by programming the BODLEVEL [2:0] Fuses). - 2. When the bandgap reference is connected to the Analog Comparator (by setting the ACBG bit in ACSR (ACSR.ACBG)). - 3. When the ADC is enabled. Thus, when the BOD is not enabled, after setting ACSR.ACBG or enabling the ADC, the user must always allow the reference to start up before the output from the Analog Comparator or ADC is used. To reduce power consumption in the Power-Down mode, the user can avoid the three conditions above to ensure that the reference is turned OFF before entering Power-Down mode. # 14.8 Watchdog Timer If the watchdog timer is not needed in the application, the module should be turned OFF. If the watchdog timer is enabled, it will be enabled in all sleep modes and hence always consume power. In the deeper sleep modes, this will contribute significantly to the total current consumption. Refer to Watchdog System Reset for details on how to configure the watchdog timer. ### 14.8.1 Features - Clocked from Separate On-chip Oscillator - Three Operating modes: - Interrupt - System Reset - Interrupt and System Reset - Selectable Time-out Period from 16 ms to 8s - Possible Hardware Fuse Watchdog Always ON (WDTON) for Fail-safe mode #### 14.8.2 Overview The device has an Enhanced Watchdog Timer (WDT). The WDT is a timer counting cycles of a separate on-chip 128 kHz oscillator. The WDT gives an interrupt or a system reset when the counter reaches a given time-out value. In normal operation mode, it is required that the system uses the Watchdog Timer Reset (WDR) instruction to restart the counter before the time-out value is reached. If the system doesn't restart the counter, an interrupt or system reset will be issued. Figure 14-7. Watchdog Timer In Interrupt mode, the WDT gives an interrupt when the timer expires. This interrupt can be used to wake the device from Sleep modes, and as a general system timer. One example is to limit the maximum time allowed for certain operations, giving an interrupt when the operation has run longer than expected. In System Reset mode, the WDT gives a reset when the timer expires. This is typically used to prevent system hang-up in case of runaway code. The third mode, Interrupt and System Reset mode, combines the other two modes by first giving an interrupt and then switch to System Reset mode. This mode will for instance allow a safe shutdown by saving critical parameters before a system Reset. The Watchdog always on (WDTON) fuse, if programmed, will force the Watchdog Timer to System Reset mode. With the fuse programmed the System Reset mode bit (WDE) and Interrupt mode bit (WDIE) are locked to 1 and 0 respectively. To further ensure program security, alterations to the Watchdog set-up must follow timed sequences. The sequence for clearing WDE and changing time out configuration is as follows: - In the same operation, write a logic one to the Watchdog change enable bit (WDCE) and Watchdog System Reset Enable (WDE) in Watchdog Timer Control Register (WDTCSR.WDCE and WDTCSR.WDE). A logic one must be written to WDTCSR.WDE regardless of the previous value of the WDTCSR.WDE. - Within the next four clock cycles, write the WDTCSR.WDE and Watchdog prescaler bits group (WDTCSR.WDP) as desired, but with the WDTCSR.WDCE cleared. This must be done in one operation. The following examples show a function for turning off the Watchdog Timer. The examples assume that interrupts are controlled (e.g. by disabling interrupts globally) so that no interrupts will occur during the execution of these functions. # **Assembly Code Example** ``` WDT off: ; Turn off global interrupt ; Reset Watchdog Timer wdr ; Clear WDRF in MCUSR in r16, MCUSR andi MCUSR, r16 r16, (0xff & (0<<WDRF)) 011† ; Write '1' to WDCE and WDE ; Keep old prescaler setting to prevent unintentional time-out r16, WDTCSR r16, (1<<WDCE) | (1<<WDE) WDTCSR, r16 ori sts ; Turn off WDT ldi r16, (0<<WDE) sts WDTCSR, r16 ; Turn on global interrupt sei ``` ### C Code Example ``` void WDT_off(void) { __disable_interrupt(); __watchdog_reset(); /* Clear WDRF in MCUSR */ MCUSR &= ~(1<<WDRF); /* Write logical one to WDCE and WDE */ /* Keep old prescaler setting to prevent unintentional time-out */ WDTCSR |= (1<<WDCE) | (1<<WDE); /* Turn off WDT */ WDTCSR = 0x00; __enable_interrupt(); }</pre> ``` **Note:** If the Watchdog is accidentally enabled, for example by a runaway pointer or brown-out condition, the device will be reset and the Watchdog Timer will stay enabled. If the code is not set up to handle the Watchdog, this might lead to an eternal loop of time-out resets. To avoid this situation, the application software should always clear the Watchdog System Reset Flag (WDRF) and the WDE control bit in the initialization routine, even if the Watchdog is not in use. The following code examples shows how to change the time-out value of the Watchdog Timer. # **Assembly Code Example** ``` WDT_Prescaler_Change: ; Turn off global interrupt cli ; Reset Watchdog Timer wdr ; Start timed sequence lds r16, WDTCSR ori r16, (1<<WDCE) | (1<<WDE) sts WDTCSR, r16 ; -- Got four cycles to set the new values from here - ; Set new prescaler(time-out) value = 64K cycles (~0.5 s) ldi r16, (1<<WDE) | (1<<WDP2) | (1<<WDP0) sts WDTCSR, r16 ; -- Finished setting new values, used 2 cycles - ; Turn on global interrupt sei ret</pre> ``` # C Code Example ``` void WDT_Prescaler_Change(void) { __disable_interrupt(); __watchdog_reset(); /* Start timed sequence */ WDTCSR |= (1<<WDCE) | (1<<WDE); /* Set new prescaler(time-out) value = 64K cycles (~0.5 s) */ WDTCSR = (1<<WDE) | (1<<WDP2) | (1<<WDP0); __enable_interrupt(); }</pre> ``` **Note:** The Watchdog Timer should be reset before any change of the WDTCSR.WDP bits, since a change in the WDTCSR.WDP bits can result in a time out when switching to a shorter time-out period. # 14.9 Register Description # 14.9.1 MCU Status Register Name: MCUSR **Offset:** 0x54 [ID-000004d0] Reset: 0x00 **Property:** When addressing as I/O Register: address offset is 0x34 To make use of the Reset flags to identify a reset condition, the user should read and then Reset the MCUSR as early as possible in the program. If the register is cleared before another reset occurs, the source of the reset can be found by examining the Reset Flags. When addressing I/O registers as data space using LD and ST instructions, the provided offset must be used. When using the I/O specific commands IN and OUT, the offset is reduced by 0x20, resulting in an I/O address offset within 0x00 - 0x3F. The device is a complex microcontroller with more peripheral units than can be supported within the 64 locations reserved in Opcode for the IN and OUT instructions. For the extended I/O space from 0x60 in SRAM, only the ST/STS/STD and LD/LDS/LDD instructions can be used. | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |--------|---|---|---|---|------|------|-------|------| | | | | | | WDRF | BORF | EXTRF | PORF | | Access | | | | | R/W | R/W | R/W | R/W | | Reset | | | | | 0 | 0 | 0 | 0 | # Bit 3 - WDRF Watchdog System Reset Flag This bit is set if a Watchdog system Reset occurs. The bit is reset by a Power-on Reset, or by writing a '0' to it. ### Bit 2 - BORF Brown-out Reset Flag This bit is set if a Brown-out Reset occurs. The bit is reset by a Power-on Reset, or by writing a '0' to it. # Bit 1 - EXTRF External Reset Flag This bit is set if an external Reset occurs. The bit is reset by a Power-on Reset, or by writing a '0' to it. ## Bit 0 - PORF Power-on Reset Flag This bit is set if a Power-on Reset occurs. The bit is reset only by writing a '0' to it. #### 14.9.2 WDTCSR - Watchdog Timer Control Register Name: **WDTCSR** Offset: 0x60 [ID-000004d0] Reset: 0x00 | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |--------|------|------|--------|------|-----|-----|----------|-----| | | WDIF | WDIE | WDP[3] | WDCE | WDE | | WDP[2:0] | | | Access | R/W | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | # Bit 7 - WDIF Watchdog Interrupt Flag This bit is set when a time out occurs in the Watchdog Timer and the Watchdog Timer is configured for interrupt. WDIF is cleared by hardware when executing the corresponding interrupt handling vector. Alternatively, WDIF is cleared by writing a '1' to it. When the I-bit in SREG and WDIE are set, the Watchdog Timeout Interrupt is executed. # Bit 6 - WDIE Watchdog Interrupt Enable When this bit is written to '1' and the I-bit in the Status register is set, the Watchdog Interrupt is enabled. If WDE is cleared in combination with this setting, the Watchdog Timer is in Interrupt mode, and the corresponding interrupt is executed if timeout in the Watchdog Timer occurs. If WDE is set, the Watchdog Timer is in Interrupt and System Reset mode. The first timeout in the Watchdog Timer will set WDIF. Executing the corresponding interrupt vector will clear WDIE and WDIF automatically by hardware (the Watchdog goes to System Reset mode). This is useful for keeping the Watchdog Timer security while using the interrupt. To stay in Interrupt and System Reset mode, WDIE must be set after each interrupt. This should not be done within the interrupt service routine itself, as this might compromise the safety function of the Watchdog System Reset mode. If the interrupt is not executed before the next timeout, a System Reset will be applied. Table 14-1. Watchdog Timer Configuration | WDTON <sup>(1)</sup> | WDE | WDIE | Mode | Action on Time-out | |----------------------|-----|------|---------------------------------|-----------------------------------------| | 1 | 0 | 0 | Stopped | None | | 1 | 0 | 1 | Interrupt mode | Interrupt | | 1 | 1 | 0 | System Reset mode | Reset | | 1 | 1 | 1 | Interrupt and System Reset mode | Interrupt, then go to System Reset mode | | 0 | x | х | System Reset mode | Reset | **Note:** 1. WDTON Fuse set to '0' means programmed and '1' means unprogrammed. # Bit 5 - WDP[3] Watchdog Timer Prescaler 3 # Bit 4 – WDCE Watchdog Change Enable This bit is used in timed sequences for changing WDE and prescaler bits. To clear the WDE bit, and/or change the prescaler bits, WDCE must be set. Once written to '1', hardware will clear WDCE after four clock cycles. Refer to Overview in section Watchdog Timer for information on how to use WDCE. # Bit 3 - WDE Watchdog System Reset Enable WDE is overridden by WDRF in MCUSR. This means that WDE is always set when WDRF is set. To clear WDE, WDRF must be cleared first. This feature ensures multiple resets during conditions causing failure, and a safe start-up after the failure. # Bits 2:0 - WDP[2:0] Watchdog Timer Prescaler 2, 1, and 0 The WDP[3:0] bits determine the Watchdog Timer prescaling when the Watchdog Timer is running. The different prescaling values and their corresponding time out periods are shown in the following table. Table 14-2. Watchdog Timer Prescale Select | WDP[3] | WDP[2] | WDP[1] | WDP[0] | Number of WDT Oscillator (Cycles) | Oscillator | |--------|--------|--------|--------|-----------------------------------|------------| | 0 | 0 | 0 | 0 | 2K (2048) | 16 ms | | 0 | 0 | 0 | 1 | 4K (4096) | 32 ms | | 0 | 0 | 1 | 0 | 8K (8192) | 64 ms | | 0 | 0 | 1 | 1 | 16K (16384) | 0.125s | | 0 | 1 | 0 | 0 | 32K (32768) | 0.25s | | 0 | 1 | 0 | 1 | 64K (65536) | 0.5s | | 0 | 1 | 1 | 0 | 128K (131072) | 1.0s | | 0 | 1 | 1 | 1 | 256K (262144) | 2.0s | | 1 | 0 | 0 | 0 | 512K (524288) | 4.0s | | 1 | 0 | 0 | 1 | 1024K (1048576) | 8.0s | | 1 | 0 | 1 | 0 | Reserved | | | 1 | 0 | 1 | 1 | | | | 1 | 1 | 0 | 0 | | | | 1 | 1 | 0 | 1 | | | | 1 | 1 | 1 | 0 | | | | 1 | 1 | 1 | 1 | | | # 15. INT - Interrupts This section describes the specifics of the interrupt handling of the device. For a general explanation of the AVR interrupt handling, refer to the description of *Reset and Interrupt Handling*. In general: - · Each Interrupt Vector occupies two instruction words for - The Reset Vector is affected by the BOOTRST fuse, and the Interrupt Vector start address is affected by the IVSEL bit in MCUCR # **Related Links** Reset and Interrupt Handling # 15.1 Interrupt Vectors in ATmega328PB Table 15-1. Reset and Interrupt Vectors in ATmega328PB | Vector No | Program Address | Source | Interrupts definition | |-----------|-----------------|--------------|-------------------------------------------------------------------------| | 1 | 0x0000 | RESET | External Pin, Power-on Reset, Brown-out Reset and Watchdog System Reset | | 2 | 0x0002 | INT0 | External Interrupt Request 0 | | 3 | 0x0004 | INT1 | External Interrupt Request 1 | | 4 | 0x0006 | PCINT0 | Pin Change Interrupt Request 0 | | 5 | 0x0008 | PCINT1 | Pin Change Interrupt Request 1 | | 6 | 0x000A | PCINT2 | Pin Change Interrupt Request 2 | | 7 | 0x000C | WDT | Watchdog Time-out Interrupt | | 8 | 0x000E | TIMER2_COMPA | Timer/Counter2 Compare Match A | | 9 | 0x0010 | TIMER2_COMPB | Timer/Coutner2 Compare Match B | | 10 | 0x0012 | TIMER2_OVF | Timer/Counter2 Overflow | | 11 | 0x0014 | TIMER1_CAPT | Timer/Counter1 Capture Event | | 12 | 0x0016 | TIMER1_COMPA | Timer/Counter1 Compare Match A | | 13 | 0x0018 | TIMER1_COMPB | Timer/Coutner1 Compare Match B | | 14 | 0x001A | TIMER1_OVF | Timer/Counter1 Overflow | | 15 | 0x001C | TIMER0_COMPA | Timer/Counter0 Compare Match A | | 16 | 0x001E | TIMER0_COMPB | Timer/Coutner0 Compare Match B | | 17 | 0x0020 | TIMER0_OVF | Timer/Counter0 Overflow | | 18 | 0x0022 | SPI0 STC | SPI1 Serial Transfer Complete | | 19 | 0x0024 | USART0_RX | USART0 Rx Complete | | 20 | 0x0026 | USART0_UDRE | USART0, Data Register Empty | | 21 | 0x0028 | USART0_TX | USART0, Tx Complete | | Vector No | Program Address | Source | Interrupts definition | |-----------|-----------------|--------------|---------------------------------------------| | 22 | 0x002A | ADC | ADC Conversion Complete | | 23 | 0x002C | EE READY | EEPROM Ready | | 24 | 0x002E | ANALOG COMP | Analog Comparator | | 25 | 0x0030 | TWI | Two-wire Serial Interface (I <sup>2</sup> C | | 26 | 0x0032 | SPM READY | Store Program Memory Ready | | 27 | 0x0034 | USART0_START | USART0 Start frame detection | | 28 | 0x0036 | PCINT3 | Pin Change Interrupt Request 3 | | 29 | 0x0038 | USART1_RX | USART0 Rx Complete | | 30 | 0x003A | USART1_UDRE | USART0, Data Register Empty | | 31 | 0x003C | USART1_TX | USART0, Tx Complete | | 32 | 0x003E | USART1_START | USART1 Start frame detection | | 33 | 0x0040 | TIMER3_CAPT | Timer/Counter3 Capture Event | | 34 | 0x0042 | TIMER3_COMPA | Timer/Counter3 Compare Match A | | 35 | 0x0044 | TIMER3_COMPB | Timer/Coutner3 Compare Match B | | 36 | 0x0046 | TIMER3_OVF | Timer/Counter3 Overflow | | 37 | 0x0048 | CFD | Clock failure detection interrrupt | | 38 | 0x004A | PTC_EOC | PTC End of Conversion | | 39 | 0x004C | PTC_WCOMP | PTC Window comparator mode | | 40 | 0x004E | SPI1_STC | SPI1 Serial Transfer Complete | | 41 | 0x0050 | TWI1 | TWI1 Transfer complete | | 42 | 0x0052 | TIMER4_CAPT | Timer/Counter3 Capture Event | | 43 | 0x0054 | TIMER4_COMPA | Timer/Counter3 Compare Match A | | 44 | 0x0056 | TIMER4_COMPB | Timer/Coutner3 Compare Match B | | 45 | 0x0058 | TIMER4_OVF | Timer/Counter3 Overflow | #### 15.2 **Register Description** #### 15.2.1 **Moving Interrupts Between Application and Boot Space** The MCU Control register controls the placement of the interrupt vector table. # 15.2.2 MCU Control Register Name: MCUCR Offset: 0x55 Reset: 0x00 **Property:** When addressing as I/O register: address offset is 0x35 The MCU control register controls the placement of the interrupt vector table in order to move interrupts between application and boot space. When addressing I/O registers as data space using LD and ST instructions, the provided offset must be used. When using the I/O specific commands IN and OUT, the offset is reduced by 0x20, resulting in an I/O address offset within 0x00 - 0x3F. The device is a complex microcontroller with more peripheral units than can be supported within the 64 locations reserved in Opcode for the IN and OUT instructions. For the extended I/O space from 0x60 in SRAM, only the ST/STS/STD and LD/LDS/LDD instructions can be used. | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |--------|---|------|-------|-----|---|---|-------|------| | | | BODS | BODSE | PUD | | | IVSEL | IVCE | | Access | | R/W | R/W | R/W | | | R/W | R/W | | Reset | | 0 | 0 | 0 | | | 0 | 0 | ### Bit 6 - BODS BOD Sleep The BODS bit must be written to '1' in order to turn off BOD during sleep. Writing to the BODS bit is controlled by a timed sequence and the enable bit BODSE. To disable BOD in relevant sleep modes, both BODS and BODSE must first be written to '1'. Then, BODS must be written to '1' and BODSE must be written to zero within four clock cycles. The BODS bit is active three clock cycles after it is set. A sleep instruction must be executed while BODS is active in order to turn off the BOD for the actual sleep mode. The BODS bit is automatically cleared after three clock cycles. ## Bit 5 - BODSE BOD Sleep Enable BODSE enables setting of BODS control bit, as explained in BODS bit description. BOD disable is controlled by a timed sequence. # Bit 4 - PUD Pull-up Disable When this bit is written to one, the pull ups in the I/O ports are disabled even if the DDxn and PORTxn registers are configured to enable the pull ups ({DDxn, PORTxn} = 0b01). ### Bit 1 - IVSEL Interrupt Vector Select When the IVSEL bit is cleared (zero), the interrupt vectors are placed at the start of the Flash memory. When this bit is set (one), the interrupt vectors are moved to the beginning of the boot loader section of the Flash. The actual address of the start of the Boot Flash Section is determined by the BOOTSZ Fuses. To avoid unintentional changes of interrupt vector tables, a special write procedure must be followed to change the IVSEL bit: - 1. Write the Interrupt Vector Change Enable (IVCE) bit to one. - 2. Within four cycles, write the desired value to IVSEL while writing a zero to IVCE. Interrupts will automatically be disabled while this sequence is executed. Interrupts are disabled in the same cycle as IVCE is written, and interrupts remain disabled until after the instruction following the write to IVSEL. If IVSEL is not written, interrupts remain disabled for four cycles. The I-bit in the Status register is unaffected by the automatic disabling. **Note:** If interrupt vectors are placed in the Boot Loader section and Boot Lock bit BLB02 is programmed, interrupts are disabled while executing from the application section. If interrupt vectors are placed in the application section and Boot Lock bit BLB12 is programmed, interrupts are disabled while executing from the Boot Loader section. # Bit 0 - IVCE Interrupt Vector Change Enable The IVCE bit must be written to logic one to enable change of the IVSEL bit. IVCE is cleared by hardware four cycles after it is written or when IVSEL is written. Setting the IVCE bit will disable interrupts, as explained in the IVSEL description above. See the code example below. # Assembly Code Example ``` Move_interrupts: ; Get MCUCR in r16, MCUCR mov r17, r16 ; Enable change of Interrupt Vectors ori r16, (1<<IVCE) out MCUCR, r16 ; Move interrupts to Boot Flash section ori r17, (1<<IVSEL) out MCUCR, r17 ret ``` #### C Code Example ``` void Move_interrupts(void) { uchar temp; /* GET MCUCR*/ temp = MCUCR; /* Enable change of Interrupt Vectors */ MCUCR = temp|(1<<IVCE); /* Move interrupts to Boot Flash section */ MCUCR = temp|(1<<IVSEL); }</pre> ``` DS40001906C-page 88 # 16. EXTINT - External Interrupts The external interrupts are triggered by the INT pins or any of the PCINT pins. Observe that, if enabled, the interrupts will trigger even if the INT or PCINT pins are configured as outputs. This feature provides a way of generating a software interrupt. The Pin Change Interrupt Request 3 (PCI3) will trigger if any enabled PCINT[27:24] pin toggles. The Pin Change Interrupt Request 2 (PCI2) will trigger if any enabled PCINT[23:16] pin toggles. The Pin Change Interrupt Request 1 (PCI1) will trigger if any enabled PCINT[14:8] pin toggles. The Pin Change Interrupt Request 0 (PCI0) will trigger if any enabled PCINT[7:0] pin toggles. The PCMSK3, PCMSK2, PCMSK1 and PCMSK0 registers control which pins contribute to the pin change interrupts. Pin change interrupts on PCINT are detected asynchronously. This implies that these interrupts can be used for waking the part from sleep modes other than Idle mode. The external interrupts can be triggered by a falling or rising edge or a low level. This is set up as indicated in the specification for the External Interrupt Control Register A (EICRA). When the external interrupts are enabled and are configured as level-triggered, the interrupts will trigger as long as the pin is held low. Note that recognition of falling or rising edge interrupts on INT requires the presence of an I/O clock. Low level interrupt on INT is detected asynchronously. This implies that this interrupt can be used for waking the part from sleep modes other than Idle mode. The I/O clock is halted in all sleep modes except Idle mode. **Note:** If a level triggered interrupt is used for wake-up from power-down, the required level must be held long enough for the MCU to complete the wake-up to trigger the level interrupt. If the level disappears before the end of the start-up time, the MCU will still wake up, but no interrupt will be generated. The start-up time is defined by the SUT and CKSEL Fuses. #### Related Links System Control and Reset Clock Systems and Their Distribution System Clock and Clock Options # 16.1 Pin Change Interrupt Timing An example of timing of a pin change interrupt is shown in the following figure. Figure 16-1. Timing of Pin Change Interrupts # **Related Links** System Control and Reset Clock Systems and Their Distribution System Clock and Clock Options #### 16.2 **Register Description** # 16.2.1 External Interrupt Control Register A Name: EICRA Offset: 0x69 Reset: 0x00 Property: - The External Interrupt Control Register A contains control bits for interrupt sense control. # Bits 3:2 - ISC1 [1:0] Interrupt Sense Control 1 The external Interrupt 1 is activated by the external pin INT1 if the SREG I-flag and the corresponding interrupt mask are set. The level and edges on the external INT1 pin that activates the interrupt are defined in the table below. The value on the INT1 pin is sampled before detecting edges. If edge or toggle interrupt is selected, pulses that last longer than one clock period will generate an interrupt. Shorter pulses are not recommended to generate an interrupt. If the low-level interrupt is selected, the low level must be held until the completion of the currently executing instruction to generate an interrupt. | Value | Description | |-------|------------------------------------------------------------| | 00 | The low level of INT1 generates an interrupt request. | | 01 | Any logical change on INT1 generates an interrupt request. | | 10 | The falling edge of INT1 generates an interrupt request. | | 11 | The rising edge of INT1 generates an interrupt request. | # Bits 1:0 - ISC0 [1:0] Interrupt Sense Control 0 The External Interrupt 0 is activated by the external pin INT0 if the SREG I-flag and the corresponding interrupt mask are set. The level and edges on the external INT0 pin that activates the interrupt are defined in table below. The value on the INT0 pin is sampled before detecting edges. If edge or toggle interrupt is selected, pulses that last longer than one clock period will generate an interrupt. Shorter pulses are not guaranteed to generate an interrupt. If the low-level interrupt is selected, the low level must be held until the completion of the currently executing instruction to generate an interrupt. | Value | Description | |-------|------------------------------------------------------------| | 00 | The low level of INT0 generates an interrupt request. | | 01 | Any logical change on INT0 generates an interrupt request. | | 10 | The falling edge of INT0 generates an interrupt request. | | 11 | The rising edge of INT0 generates an interrupt request. | # 16.2.2 External Interrupt Mask Register Name: EIMSK Offset: 0x3D Reset: 0x00 **Property:** When addressing as I/O Register: address offset is 0x1D When addressing I/O registers as data space using LD and ST instructions, the provided offset must be used. When using the I/O specific commands IN and OUT, the offset is reduced by 0x20, resulting in an I/O address offset within 0x00 - 0x3F. The device is a complex microcontroller with more peripheral units than can be supported within the 64 locations reserved in Opcode for the IN and OUT instructions. For the extended I/O space from 0x60 in SRAM, only the ST/STS/STD and LD/LDS/LDD instructions can be used. # Bit 1 - INT1 External Interrupt Request 1 Enable When the INT1 bit is set and the I-bit in the Status Register (SREG) is set, the external pin interrupt is enabled. The Interrupt Sense Control1 bits 1/0 (ISC11 and ISC10) in the External Interrupt Control Register A (EICRA) define whether the external interrupt is activated on rising and/or falling edge of the INT1 pin or level sensed. Activity on the pin will cause an interrupt request even if INT1 is configured as an output. The corresponding interrupt of External Interrupt Request 1 is executed from the INT1 Interrupt Vector. # Bit 0 - INTO External Interrupt Request 0 Enable When the INT0 bit is set and the I-bit in the Status Register (SREG) is set, the external pin interrupt is enabled. The Interrupt Sense Control0 bits 1/0 (ISC01 and ISC00) in the External Interrupt Control Register A (EICRA) define whether the external interrupt is activated on rising and/or falling edge of the INT0 pin or level sensed. Activity on the pin will cause an interrupt request even if INT0 is configured as an output. The corresponding interrupt of External Interrupt Request 0 is executed from the INT0 Interrupt Vector. # 16.2.3 External Interrupt Flag Register Name: EIFR Offset: 0x3C Reset: 0x00 **Property:** When addressing as I/O Register: address offset is 0x1C When addressing I/O registers as data space using LD and ST instructions, the provided offset must be used. When using the I/O specific commands IN and OUT, the offset is reduced by 0x20, resulting in an I/O address offset within 0x00 - 0x3F. The device is a complex microcontroller with more peripheral units than can be supported within the 64 locations reserved in Opcode for the IN and OUT instructions. For the extended I/O space from 0x60 in SRAM, only the ST/STS/STD and LD/LDS/LDD instructions can be used. | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | |--------|---|---|---|---|---|---|-------|-------|---| | | | | | | | | INTF1 | INTF0 | | | Access | | | | | | | R/W | R/W | - | | Reset | | | | | | | 0 | 0 | | # Bit 1 - INTF1 External Interrupt Flag 1 When an edge or logic change on the INT1 pin triggers an interrupt request, INTF1 will be set. If the I-bit in SREG and the INT1 bit in EIMSK are set, the MCU will jump to the corresponding Interrupt Vector. The flag is cleared when the interrupt routine is executed. Alternatively, the flag can be cleared by writing '1' to it. This flag is always cleared when INT1 is configured as a level interrupt. # Bit 0 - INTF0 External Interrupt Flag 0 When an edge or logic change on the INT0 pin triggers an interrupt request, INTF0 will be set. If the I-bit in SREG and the INT0 bit in EIMSK are set, the MCU will jump to the corresponding Interrupt Vector. The flag is cleared when the interrupt routine is executed. Alternatively, the flag can be cleared by writing '1' to it. This flag is always cleared when INT0 is configured as a level interrupt. DS40001906C-page 93 # 16.2.4 Pin Change Interrupt Control Register Name: PCICR Offset: 0x68 Reset: 0x00 Property: - | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |--------|---|---|---|---|-------|-------|-------|-------| | | | | | | PCIE3 | PCIE2 | PCIE1 | PCIE0 | | Access | | | | | R/W | R/W | R/W | R/W | | Reset | | | | | 0 | 0 | 0 | 0 | # Bit 3 - PCIE3 Pin Change Interrupt Enable 3 When the PCIE3 bit is set and the I-bit in the Status Register (SREG) is set, pin change interrupt 3 is enabled. Any change on any enabled PCINT[27:24] pin will cause an interrupt. The corresponding interrupt of pin change interrupt request is executed from the PCI3 Interrupt Vector. PCINT[27:24] pins are enabled individually by the PCMSK3 register. # Bit 2 - PCIE2 Pin Change Interrupt Enable 2 When the PCIE2 bit is set and the I-bit in the Status Register (SREG) is set, pin change interrupt 2 is enabled. Any change on any enabled PCINT[23:16] pin will cause an interrupt. The corresponding interrupt of pin change interrupt request is executed from the PCI2 Interrupt Vector. PCINT[23:16] pins are enabled individually by the PCMSK2 register. # Bit 1 - PCIE1 Pin Change Interrupt Enable 1 When the PCIE1 bit is set and the I-bit in the Status Register (SREG) is set, pin change interrupt 1 is enabled. Any change on any enabled PCINT[14:8] pin will cause an interrupt. The corresponding interrupt of pin change interrupt request is executed from the PCI1 Interrupt Vector. PCINT[14:8] pins are enabled individually by the PCMSK1 register. # Bit 0 - PCIE0 Pin Change Interrupt Enable 0 When the PCIE0 bit is set and the I-bit in the Status Register (SREG) is set, pin change interrupt 0 is enabled. Any change on any enabled PCINT[7:0] pin will cause an interrupt. The corresponding interrupt of pin change interrupt request is executed from the PCI0 Interrupt Vector. PCINT[7:0] pins are enabled individually by the PCMSK0 register. # 16.2.5 Pin Change Interrupt Flag Register Name: PCIFR Offset: 0x3B Reset: 0x00 **Property:** When addressing as I/O register: address offset is 0x1B When addressing I/O registers as data space using LD and ST instructions, the provided offset must be used. When using the I/O specific commands IN and OUT, the offset is reduced by 0x20, resulting in an I/O address offset within 0x00 - 0x3F. The device is a complex microcontroller with more peripheral units than can be supported within the 64 locations reserved in Opcode for the IN and OUT instructions. For the extended I/O space from 0x60 in SRAM, only the ST/STS/STD and LD/LDS/LDD instructions can be used. | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |--------|---|---|---|---|-------|-------|-------|-------| | | | | | | PCIF3 | PCIF2 | PCIF1 | PCIF0 | | Access | | | | | R/W | R/W | R/W | R/W | | Reset | | | | | 0 | 0 | 0 | 0 | # Bit 3 – PCIF3 Pin Change Interrupt Flag 3 When a logic change on any PCINT[27:24] pin triggers an interrupt request, PCIF3 will be set. If the I-bit in SREG and the PCIE3 bit in PCICR are set, the MCU will jump to the corresponding interrupt vector. The flag is cleared when the interrupt routine is executed. Alternatively, the flag can be cleared by writing '1' to it. ## Bit 2 - PCIF2 Pin Change Interrupt Flag 2 When a logic change on any PCINT[23:16] pin triggers an interrupt request, PCIF2 will be set. If the I-bit in SREG and the PCIE2 bit in PCICR are set, the MCU will jump to the corresponding interrupt vector. The flag is cleared when the interrupt routine is executed. Alternatively, the flag can be cleared by writing '1' to it. # Bit 1 - PCIF1 Pin Change Interrupt Flag 1 When a logic change on any PCINT[14:8] pin triggers an interrupt request, PCIF1 will be set. If the I-bit in SREG and the PCIE1 bit in PCICR are set, the MCU will jump to the corresponding interrupt vector. The flag is cleared when the interrupt routine is executed. Alternatively, the flag can be cleared by writing '1' to it # Bit 0 - PCIF0 Pin Change Interrupt Flag 0 When a logic change on any PCINT[7:0] pin triggers an interrupt request, PCIF0 will be set. If the I-bit in SREG and the PCIE0 bit in PCICR are set, the MCU will jump to the corresponding interrupt vector. The flag is cleared when the interrupt routine is executed. Alternatively, the flag can be cleared by writing '1' to it. # 16.2.6 Pin Change Mask Register 3 Name: PCMSK3 Offset: 0x73 Reset: 0x00 Property: - | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | |--------|---|---|---|---|-----|-------|---------|-----|---| | | | | | | | PCINT | [27:24] | | 7 | | Access | | | | | R/W | R/W | R/W | R/W | _ | | Reset | | | | | 0 | 0 | 0 | 0 | | Bits 3:0 - PCINT[27:24] Pin Change Enable Mask Each PCINT[27:24]-bit selects whether pin change interrupt is enabled on the corresponding I/O pin. If PCINT[27:24] is set and the PCIE3 bit in PCICR is set, pin change interrupt is enabled on the corresponding I/O pin. If PCINT[27:24] is cleared, pin change interrupt on the corresponding I/O pin is disabled. # 16.2.7 Pin Change Mask Register 2 Name: PCMSK2 Offset: 0x6D Reset: 0x00 Property: - | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |--------|-----|-----|-----|-------|---------|-----|-----|-----| | | | | | PCINT | [23:16] | | | | | Access | R/W | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | Bits 7:0 - PCINT[23:16] Pin Change Enable Mask Each PCINT[23:16]-bit selects whether pin change interrupt is enabled on the corresponding I/O pin. If PCINT[23:16] is set and the PCIE2 bit in PCICR is set, pin change interrupt is enabled on the corresponding I/O pin. If PCINT[23:16] is cleared, pin change interrupt on the corresponding I/O pin is disabled. # 16.2.8 Pin Change Mask Register 1 Name: PCMSK1 Offset: 0x6C Reset: 0x00 Property: - | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |--------|---|-----|-----|-----|-------------|-----|-----|-----| | | | | | | PCINT[14:8] | | | | | Access | | R/W | Reset | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | Bits 6:0 - PCINT[14:8] Pin Change Enable Mask Each PCINT[15:8]-bit selects whether pin change interrupt is enabled on the corresponding I/O pin. If PCINT[15:8] is set and the PCIE1 bit in PCICR is set, pin change interrupt is enabled on the corresponding I/O pin. If PCINT[15:8] is cleared, pin change interrupt on the corresponding I/O pin is disabled. # 16.2.9 Pin Change Mask Register 0 Name: PCMSK0 Offset: 0x6B Reset: 0x00 Property: - | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |--------|-----|-----|-----|------|--------|-----|-----|-----| | | | | | PCIN | T[7:0] | | | | | Access | R/W | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | Bits 7:0 - PCINT[7:0] Pin Change Enable Mask Each PCINT[7:0] bit selects whether pin change interrupt is enabled on the corresponding I/O pin. If PCINT[7:0] is set and the PCIE0 bit in PCICR is set, pin change interrupt is enabled on the corresponding I/O pin. If PCINT[7:0] is cleared, pin change interrupt on the corresponding I/O pin is disabled. # 17. I/O-Ports ## 17.1 Overview All AVR ports have true Read-Modify-Write functionality when used as general digital I/O ports. This means that the direction of one port pin can be changed without unintentionally changing the direction of any other pin with the SBI and CBI instructions. The same applies when changing drive value (if configured as an output) or enabling/disabling of pull-up resistors (if configured as an input). Each output buffer has symmetrical drive characteristics with both high sink and source capability. The pin driver is strong enough to drive LED displays directly. All port pins have individually selectable pull-up resistors with a supply voltage invariant resistance. All I/O pins have protection diodes to both $V_{\rm CC}$ and ground as indicated in the following figure. Figure 17-1. I/O Pin Equivalent Schematic All registers and bit references in this section are written in general form. A lower case "x" represents the numbering letter for the port, and a lower case "n" represents the bit number. However, when using the register or bit defines in a program, the precise form must be used. For example, PORTB3 for bit number 3 in Port B, here documented generally as PORTxn. Three I/O memory address locations are allocated for each port, one each for the Data Register (Portx), Data Direction Register (DDRx), and the Port Input Pins (PINx). The port input pins I/O location is read-only, while the data register and the data direction register are read/write. However, writing '1' to a bit in the PINx register will result in a toggle in the corresponding bit in the data register. In addition, the Pull-up Disable (PUD) bit in MCUCR disables the pull-up function for all pins in all ports when set. Using the I/O port as general digital I/O is described in next section. Most port pins are multiplexed with alternate functions for the peripheral features on the device. How each alternate function interferes with the port pin is described in *Alternate Port Functions* section in this chapter. Refer to the individual module sections for a full description of the alternate functions. Enabling the alternate function of some of the port pins does not affect the use of the other pins in the port as general digital I/O. # 17.2 Ports as General Digital I/O The ports are bi-directional I/O ports with optional internal pull-ups. The following figure shows the functional description of one I/O-port pin, here generically called Pxn. Figure 17-2. General Digital I/O<sup>(1)</sup> Note: 1. WRx, WPx, WDx, RRx, RPx, and RDx are common to all pins within the same port. $clk_{I/O}$ , SLEEP, and PUD are common to all ports. # 17.2.1 Configuring the Pin Each port pin consists of three register bits: DDxn, PORTxn, and PINxn. As shown in the register description, the DDxn bits are accessed at the DDRx I/O address, the PORTxn bits at the PORTx I/O address, and the PINxn bits at the PINx I/O address. The DDxn bit in the DDRx register selects the direction of this pin. If DDxn is written to '1', Pxn is configured as an output pin. If DDxn is written to '0', Pxn is configured as an input pin. If PORTxn is written to '1' when the pin is configured as an input pin, the pull-up resistor is activated. To switch the pull-up resistor off, PORTxn has to be written to '0' or the pin has to be configured as an output pin. The port pins are tri-stated when the reset condition becomes active, even if no clocks are running. If PORTxn is written to '1' when the pin is configured as an output pin, the port pin is driven high. If PORTxn is written logic zero when the pin is configured as an output pin, the port pin is driven low. # 17.2.2 Toggling the Pin Writing a '1' to PINxn toggles the value of PORTxn, independent on the value of DDRxn. The SBI instruction can be used to toggle one single bit in a port. # 17.2.3 Switching Between Input and Output When switching between tri-state ({DDxn, PORTxn} = 0b00) and output high ({DDxn, PORTxn} = 0b11), an intermediate state with either pull-up enabled {DDxn, PORTxn} = 0b01) or output low ({DDxn, PORTxn} = 0b10) must occur. Normally, the pull-up enabled state is fully acceptable, as a high-impedance environment will not notice the difference between a strong high driver and a pull-up. If this is not the case, the PUD bit in the MCUCR register can be set to disable all pull-ups in all ports. Switching between input with pull-up and output low generates the same problem. The user must use either the tri-state ({DDxn, PORTxn} = 0b00) or the output high state ({DDxn, PORTxn} = 0b11) as an intermediate step. The following table summarizes the control signals for the pin value. Table 17-1. Port Pin Configurations | DDxn | PORTxn | PUD<br>(in MCUCR) | I/O | Pull-up | Comment | |------|--------|-------------------|--------|---------|--------------------------------------------| | 0 | 0 | X | Input | No | Tri-state (Hi-Z) | | 0 | 1 | 0 | Input | Yes | Pxn will source current if ext. pulled low | | 0 | 1 | 1 | Input | No | Tri-state (Hi-Z) | | 1 | 0 | X | Output | No | Output Low (Sink) | | 1 | 1 | X | Output | No | Output High (Source) | # 17.2.4 Reading the Pin Value Independent of the setting of Data Direction bit DDxn, the port pin can be read through the PINxn register bit. As shown in Ports as General Digital I/O, the PINxn register bit and the preceding latch constitute a synchronizer. This is needed to avoid metastability if the physical pin changes value near the edge of the internal clock, but it also introduces a delay. The following figure shows a timing diagram of the synchronization when reading an externally applied pin value. The maximum and minimum propagation delays are denoted $t_{\text{od.max}}$ and $t_{\text{od.min}}$ respectively. Figure 17-3. Synchronization when Reading an Externally Applied Pin value Consider the clock period starting shortly after the first falling edge of the system clock. The latch is closed when the clock is low and goes transparent when the clock is high, as indicated by the shaded region of the "SYNC LATCH" signal. The signal value is latched when the system clock goes low. It is clocked into the PINxn register at the succeeding positive clock edge. As indicated by the two arrows $t_{pd,max}$ and $t_{pd,min}$ , a single signal transition on the pin will be delayed between ½ and 1½ system clock period depending upon the time of assertion. When reading back a software-assigned pin value, a nop instruction must be inserted as indicated in the following figure. The out instruction sets the "SYNC LATCH" signal at the positive edge of the clock. In this case, the delay tpd through the synchronizer is one system clock period. Figure 17-4. Synchronization when Reading a Software Assigned Pin Value The following code example shows how to set port B pins 0 and 1 high, 2 and 3 low, and define the port pins from 4 to 7 as input with pull-ups assigned to port pins 6 and 7. The resulting pin values are read back again, but as previously discussed, a nop instruction is included to be able to read back the value recently assigned to some of the pins. ``` Assembly Code Example<sup>(1)</sup> ... ; Define pull-ups and set outputs high ; Define directions for port pins ldi r16,(1<<PB7)|(1<<PB6)|(1<<PB1)|(1<<PB0) ldi r17,(1<<DDB3)|(1<<DDB2)|(1<<DDB1)|(1<<DDB0) out PORTB,r16 out DDRB,r17 ; Insert nop for synchronization nop ; Read port pins in r16,PINB ... ``` **Note:** 1. For the assembly program, two temporary registers are used to minimize the time from pull-ups are set on pins 0, 1, 6, and 7, until the direction bits are correctly set, defining bit 2 and 3 as low and redefining bits 0 and 1 as strong high drivers. ``` unsigned char i; ... /* Define pull-ups and set outputs high */ /* Define directions for port pins */ PORTB = (1<<PB7) | (1<<PB6) | (1<<PB1) | (1<<PB0); DDRB = (1<<DDB3) | (1<<DDB1) | (1<<DDB1) | (1<<DDB0);</pre> ``` ``` /* Insert nop for synchronization*/ _no_operation(); /* Read port pins */ i = PINB; ... ``` # 17.2.5 Digital Input Enable and Sleep Modes As shown in the figure of General Digital I/O, the digital input signal can be clamped to ground at the input of the Schmitt Trigger. The signal denoted SLEEP in the figure, is set by the MCU sleep controller in Power-Down mode and Standby mode to avoid high power consumption if some input signals are left floating, or have an analog signal level close to $V_{\rm CC}/2$ . SLEEP is overridden for port pins enabled as external interrupt pins. If the external interrupt request is not enabled, SLEEP is active for these pins. SLEEP is also overridden by various other alternate functions as described in *Alternate Port Functions* section in this chapter. If a logic high level is present on an asynchronous external interrupt pin configured as "Interrupt on Rising Edge, Falling Edge, or Any Logic Change on Pin" while the external interrupt is not enabled, the corresponding external interrupt flag will be set when resuming from the above mentioned Sleep mode, as the clamping in these sleep mode produces the requested logic change. # 17.2.6 Unconnected Pins If some pins are unused, it is recommended to ensure that these pins have a defined level. Even though most of the digital inputs are disabled in the deep sleep modes as described above, floating inputs should be avoided to reduce current consumption in all other modes where the digital inputs are enabled (Reset, Active mode and Idle mode). The simplest method to ensure a defined level of an unused pin is to enable the internal pull-up. In this case, the pull-up will be disabled during reset. If low power consumption during reset is important, it is recommended to use an external pull-up or pull-down. Connecting unused pins directly to $V_{CC}$ or GND is not recommended, since this may cause excessive currents if the pin is accidentally configured as an output. ## 17.3 Alternate Port Functions Most port pins have alternate functions in addition to being general digital I/Os. The following figure shows how the port pin control signals from the simplified Figure 17-2 can be overridden by alternate functions. The overriding signals may not be present in all port pins, but the figure serves as a generic description applicable to all port pins in the AVR microcontroller family. **Note:** 1. WRx, WPx, WDx, RRx, RPx, and RDx are common to all pins within the same port. $clk_{I/O}$ , SLEEP, and PUD are common to all ports. All other signals are unique for each pin. The following table summarizes the function of the overriding signals. The pin and port indexes from the previous figure are not shown in the succeeding tables. The overriding signals are generated internally in the modules having the alternate function. Table 17-2. Generic Description of Overriding Signals for Alternate Functions | Signal<br>Name | Full Name | Description | |----------------|--------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | PUOE | Pull-up Override<br>Enable | If this signal is set, the pull-up enable is controlled by the PUOV signal. If this signal is cleared, the pull-up is enabled when {DDxn, PORTxn, PUD} = 0b010. | | PUOV | Pull-up Override<br>Value | If PUOE is set, the pull-up is enabled/disabled when PUOV is set/cleared, regardless of the setting of the DDxn, PORTxn, and PUD Register bits. | | DDOE | Data Direction Override Enable | If this signal is set, the Output Driver Enable is controlled by the DDOV signal. If this signal is cleared, the Output driver is enabled by the DDxn Register bit. | | DDOV | Data Direction Override Value | If DDOE is set, the Output Driver is enabled/disabled when DDOV is set/cleared, regardless of the setting of the DDxn Register bit. | | PVOE | Port Value<br>Override Enable | If this signal is set and the Output Driver is enabled, the port value is controlled by the PVOV signal. If PVOE is cleared, and the Output Driver is enabled, the port Value is controlled by the PORTxn Register bit. | | PVOV | Port Value<br>Override Value | If PVOE is set, the port value is set to PVOV, regardless of the setting of the PORTxn Register bit. | | DIEOE | Digital Input<br>Enable Override<br>Enable | If this bit is set, the Digital Input Enable is controlled by the DIEOV signal. If this signal is cleared, the Digital Input Enable is determined by MCU state (Normal mode, sleep mode). | | DIEOV | Digital Input<br>Enable Override<br>Value | If DIEOE is set, the Digital Input is enabled/disabled when DIEOV is set/cleared, regardless of the MCU state (Normal mode, sleep mode). | | DI | Digital Input | This is the Digital Input to alternate functions. In the figure, the signal is connected to the output of the Schmitt Trigger but before the synchronizer. Unless the Digital Input is used as a clock source, the module with the alternate function will use its own synchronizer. | | AIO | Analog Input/<br>Output | This is the Analog Input/output to/from alternate functions. The signal is connected directly to the pad and can be used bi-directionally. | The following subsections shortly describe the alternate functions for each port and relate the overriding signals to the alternate function. Refer to the alternate function description for further details. # 17.3.1 Alternate Functions of Port B The Port B pins with alternate functions are shown in the table below: Table 17-3. Port B Pins Alternate Functions | Port Pin | Alternate Functions | |----------|-------------------------------------| | PB7 | XTAL2 (Chip Clock Oscillator pin 2) | | | TOSC2 (Timer Oscillator pin 2) | © 2018 Microchip Technology Inc. Datasheet Complete DS40001906C-page 105 | Port Pin | Alternate Functions | |----------|--------------------------------------------------------------------------------| | | PCINT7 (Pin Change Interrupt 7) | | PB6 | XTAL1 (Chip Clock Oscillator pin 1 or External clock input) | | | TOSC1 (Timer Oscillator pin 1) | | | PCINT6 (Pin Change Interrupt 6) | | PB5 | SCK0 (SPI0 Bus Master clock Input) | | | XCK0 (USART0 External Clock Input/Output) PCINT5 (Pin Change Interrupt 5) | | PB4 | MISO0 (SPI0 Bus Master Input/Slave Output) | | | RXD1 (USART1 Receive Pin) PCINT4 (Pin Change Interrupt 4) | | PB3 | MOSI0 (SPI Bus Master Output/Slave Input) | | | TXD1 (USART1 Transmit Pin) OC2A (Timer/Counter2 Output Compare Match A Output) | | | PCINT3 (Pin Change Interrupt 3) | | PB2 | SS0 (SPI0 Bus Master Slave select) | | | OC1B (Timer/Counter1 Output Compare Match B Output) | | | PCINT2 (Pin Change Interrupt 2) | | PB1 | OC1A (Timer/Counter1 Output Compare Match A Output) | | | PCINT1 (Pin Change Interrupt 1) | | PB0 | ICP1 (Timer/Counter1 Input Capture Input) | | | CLKO (Divided System Clock Output) | | | PCINT0 (Pin Change Interrupt 0) | The alternate pin configuration is as follows: XTAL2/TOSC2/PCINT7 - Port B, Bit 7 - XTAL2: Chip clock Oscillator pin 2. Used as clock pin for crystal Oscillator or Low-frequency crystal Oscillator. When used as a clock pin, the pin can not be used as an I/O pin. - TOSC2: Timer Oscillator pin 2. Used only if internal calibrated RC Oscillator is selected as chip clock source, and the asynchronous timer is enabled by the correct setting in ASSR. When the AS2 bit in ASSR is set (one) and the EXCLK bit is cleared (zero) to enable asynchronous clocking of Timer/Counter2 using the Crystal Oscillator, pin PB7 is disconnected from the port, and becomes the inverting output of the Oscillator amplifier. In this mode, a crystal Oscillator is connected to this pin, and the pin cannot be used as an I/O pin. - PCINT7: Pin Change Interrupt source 7. The PB7 pin can serve as an external interrupt source. If PB7 is used as a clock pin, DDB7, PORTB7, and PINB7 will all read 0. - XTAL1/TOSC1/PCINT6 Port B, Bit 6 - XTAL1: Chip clock Oscillator pin 1. Used for all chip clock sources except internal calibrated RC Oscillator. When used as a clock pin, the pin can not be used as an I/O pin. - TOSC1: Timer Oscillator pin 1. Used only if internal calibrated RC Oscillator is selected as chip clock source, and the asynchronous timer is enabled by the correct setting in ASSR. When the AS2 bit in ASSR is set (one) to enable asynchronous clocking of Timer/Counter2, pin PB6 is disconnected from the port and becomes the input of the inverting Oscillator amplifier. In this mode, a crystal Oscillator is connected to this pin, and the pin cannot be used as an I/O pin. - PCINT6: Pin Change Interrupt source 6. The PB6 pin can serve as an external interrupt source. If PB6 is used as a clock pin, DDB6, PORTB6, and PINB6 will all read 0. - SCK0/XCK0/PCINT5 Port B, Bit 5 - SCK0: Master00 Clock output, Slave Clock input pin for SPI0 channel. When the SPI0 is enabled as a Slave, this pin is configured as an input regardless of the setting of DDB5. When the SPI0 is enabled as a Master, the data direction of this pin is controlled by DDB5. When the pin is forced by the SPI0 to be an input, the pull-up can still be controlled by the PORTB5 bit. - XCK0: USART0 External clock. The Data Direction Register (DDB5) controls whether the clock is output (DDB5 set "1") or input (DDB5 cleared). The XCK0 pin is active only when the USART0 operates in Synchronous mode. - PCINT5: Pin Change Interrupt source 5. The PB5 pin can serve as an external interrupt source. - MISO0/RXD1/PCINT4 Port B. Bit 4 - MISO0: Master0 Data input, Slave Data output pin for SPI0 channel. When the SPI0 is enabled as a Master, this pin is configured as an input regardless of the setting of DDB4. When the SPI0 is enabled as a Slave, the data direction of this pin is controlled by DDB4. When the pin is forced by the SPI0 to be an input, the pull-up can still be controlled by the PORTB4 bit. - RXD1: Receive Data (Data input pin for the USART1). When the USART1 Receiver is enabled this pin is configured as an input regardless of the value of DDB4. When the USART forces this pin to be an input, the pull-up can still be controlled by the PORTB4 bit. PCINT4: Pin Change Interrupt source 4. The PB4 pin can serve as an external interrupt source. # MOSI0/TXD1/OC2A/PCINT3 – Port B, Bit 3 - MOSI0: SPI0 Master Data output, Slave Data input for SPI0 channel. When the SPI0 is enabled as a Slave, this pin is configured as an input regardless of the setting of DDB3. When the SPI0 is enabled as a Master, the data direction of this pin is controlled by DDB3. When the pin is forced by the SPI0 to be an input, the pull-up can still be controlled by the PORTB3 bit. - TXD1: Transmit Data (Data output pin for the USART1). When the USART1 Transmitter is enabled, this pin is configured as an output regardless of the value of DDB3. - OC2A: Output Compare Match output. The PB3 pin can serve as an external output for the Timer/Counter2 Compare Match A. The PB3 pin has to be configured as an output (DDB3 set '1') to serve this function. The OC2A pin is also the output pin for the PWM mode timer function. - PCINT3: Pin Change Interrupt source 3. The PB3 pin can serve as an external interrupt source. ### SS0/OC1B/PCINT2 – Port B, Bit 2 - SS0: Slave0 Select input. When the SPI0 is enabled as a Slave, this pin is configured as an input regardless of the setting of DDB2. As a Slave, the SPI0 is activated when this pin is driven low. When the SPI0 is enabled as a Master, the data direction of this pin is controlled by DDB2. When the pin is forced by the SPI0 to be an input, the pull-up can still be controlled by the PORTB2 bit. - OC1B: Output Compare Match output. The PB2 pin can serve as an external output for the Timer/Counter1 Compare Match B. The PB2 pin has to be configured as an output (DDB2 set (one)) to serve this function. The OC1B pin is also the output pin for the PWM mode timer function. - PCINT2: Pin Change Interrupt source 2. The PB2 pin can serve as an external interrupt source. # OC1A/PCINT1 – Port B, Bit 1 - OC1A: Output Compare Match output. The PB1 pin can serve as an external output for the Timer/Counter1 Compare Match A. The PB1 pin has to be configured as an output (DDB1 set (one)) to serve this function. The OC1A pin is also the output pin for the PWM mode timer function. - PCINT1: Pin Change Interrupt source 1. The PB1 pin can serve as an external interrupt source. ## ICP1/CLKO/PCINT0 – Port B, Bit 0 - ICP1: Input Capture Pin. The PB0 pin can act as an Input Capture Pin for Timer/Counter1. - CLKO: Divided System Clock. The divided system clock can be output on the PB0 pin. The divided system clock will be output if the CKOUT Fuse is programmed, regardless of the PORTB0 and DDB0 settings. It will also be output during reset. - PCINT0: Pin Change Interrupt source 0. The PB0 pin can serve as an external interrupt source. Table 17-3 and Table 17-5 relate the alternate functions of Port B to the overriding signals shown in Figure 17-5. SPI MSTR INPUT and SPI SLAVE OUTPUT constitute the MISO signal, while MOSI is divided into SPI MSTR OUTPUT and SPI SLAVE INPUT. Table 17-4. Overriding Signals for Alternate Functions in PB7...PB4 | Signal<br>Name | PB7/XTAL2/TOSC2/<br>PCINT7 <sup>(1)</sup> | PB6/XTAL1/TOSC1/<br>PCINT6 11 | PB5/SCK0/XCK0/<br>PCINT5 | PB4/MISO0/RXD1/<br>PCINT4 | |----------------|-------------------------------------------|-------------------------------|--------------------------|-----------------------------------------| | PUOE | INTRC • EXTCK+ AS2 | INTRC + AS2 | SPE0 • MSTR | SPE0 • MSTR + RXEN1 | | PUOV | 0 | 0 | PORTB5 • PUD | PORTB4 • PUD | | DDOE | INTRC • EXTCK+ AS2 | INTRC + AS2 | SPE0 • MSTR | SPE0 • MSTR + RXEN1 | | DDOV | 0 | 0 | 0 | 0 | | PVOE | 0 | 0 | SPE0 • MSTR | SPE0 • MSTR | | PVOV | 0 | 0 | SCK0 OUTPUT | SPI0 SLAVE<br>OUTPUT | | DIEOE | INTRC • EXTCK + AS2 + PCINT7 • PCIE0 | INTRC + AS2 + PCINT6 • PCIE0 | PCINT5 • PCIE0 | PCINT4 • PCIE0 | | DIEOV | (INTRC + EXTCK) • AS2 | INTRC • AS2 | 1 | 1 | | DI | PCINT7 INPUT | PCINT6 INPUT | PCINT5 INPUT SCK0 INPUT | PCINT4 INPUT<br>SPI0 MSTR INPUT<br>RXD1 | | AIO | Oscillator Output | Oscillator/Clock Input | _ | _ | Notes: 1. INTRC means that one of the internal RC Oscillators are selected (by the CKSEL fuses), EXTCK means that external clock is selected (by the CKSEL fuses). Table 17-5. Overriding Signals for Alternate Functions in PB3...PB0 | Signal<br>Name | PB3/MOSI0/TXD1/OC2A/PCINT3 | PB2/SS0/OC1B/PCINT2 | PB1/OC1A/PCINT1 | PB0/ICP1/CLKO/<br>PCINT0 | |----------------|----------------------------------|----------------------|-----------------|--------------------------| | PUOE | SPE0 • MSTR + TXEN1 | SPE0 • MSTR | 0 | 0 | | PUOV | PORTB3 • PUD | PORTB2 • PUD | 0 | 0 | | DDOE | SPE0 • MSTR + TXEN1 | SPE0 • MSTR | 0 | 0 | | DDOV | 0 | 0 | 0 | 0 | | PVOE | SPE0 • MSTR + OC2A ENABLE | OC1B ENABLE | OC1A ENABLE | 0 | | PVOV | SPI0 MSTR OUTPUT + OC2A + TXD1 | OC1B | OC1A | 0 | | DIEOE | PCINT3 • PCIE0 | PCINT2 • PCIE0 | PCINT1 • PCIE0 | PCINTO • PCIE0 | | DIEOV | 1 | 1 | 1 | 1 | | DI | PCINT3 INPUT<br>SPI0 SLAVE INPUT | PCINT2 INPUT SPI0 SS | PCINT1 INPUT | PCINTO INPUT ICP1 INPUT | | AIO | - | _ | _ | _ | ## 17.3.2 Alternate Functions of Port C The Port C pins with alternate functions are shown in the table below: Table 17-6. Port C Pins Alternate Functions | Port Pin | Alternate Function | |----------|------------------------------------------------------------| | PC6 | RESET (Reset pin) | | | PCINT14 (Pin Change Interrupt 14) | | PC5 | ADC5 (ADC Input Channel 5) | | | SCL0 (two-wire Serial Bus Clock Line) | | | PCINT13 (Pin Change Interrupt 13) | | PC4 | ADC4 (ADC Input Channel 4) | | | SDA0 (two-wire Serial Bus Data Input/Output Line) | | | PCINT12 (Pin Change Interrupt 12) | | PC3 | ADC3 (ADC Input Channel 3) | | | PCINT11 (Pin Change Interrupt 11) | | PC2 | ADC2 (ADC Input Channel 2) | | | PCINT10 (Pin Change Interrupt 10) | | PC1 | SCK1 (SPI1 Master Clock output) ADC1 (ADC Input Channel 1) | | | PCINT9 (Pin Change Interrupt 9) | | PC0 | MISO1 ADC0 (ADC Input Channel 0) | | | PCINT8 (Pin Change Interrupt 8) | The alternate pin configuration is as follows: - RESET/PCINT14 Port C, Bit 6 - RESET, Reset pin: When the RSTDISBL Fuse is programmed, this pin functions as a normal I/O pin, and the part will have to rely on Power-on Reset and Brown-out Reset as its reset sources. When the RSTDISBL Fuse is unprogrammed, the reset circuitry is connected to the pin, and the pin cannot be used as an I/O pin. I/O-Ports PCINT14: Pin Change Interrupt source 14. The PC6 pin can serve as an external interrupt source. If PC6 is used as a reset pin, DDC6, PORTC6 and PINC6 will all read 0. - SCL0/ADC5/PCINT13 Port C, Bit 5 - SCL0: Two-wire Serial Interface0 Clock. When the TWEN bit in TWCR0 is set (one) to enable the two-wire Serial Interface, pin PC5 is disconnected from the port and becomes the Serial Clock I/O pin for the two-wire Serial Interface0. In this mode, there is a spike filter on the pin to suppress spikes shorter than 50 ns on the input signal, and the pin is driven by an open drain driver with slew-rate limitation. - PCINT13: Pin Change Interrupt source 13. The PC5 pin can serve as an external interrupt source. - PC5 can also be used as ADC input Channel 5. The ADC input channel 5 uses digital power. - SDA0/ADC4/PCINT12 Port C, Bit 4 - SDA0: Two-wire Serial Interface0 Data. When the TWEN bit in TWCR0 is set (one) to enable the two-wire Serial Interface, pin PC4 is disconnected from the port and becomes the Serial Data I/O pin for the two-wire Serial Interface0. In this mode, there is a spike filter on the pin to suppress spikes shorter than 50 ns on the input signal, and the pin is driven by an open drain driver with slew-rate limitation. - PCINT12: Pin Change Interrupt source 12. The PC4 pin can serve as an external interrupt source - PC4 can also be used as ADC input Channel 4. The ADC input channel 4 uses digital power. - ADC3/PCINT11 Port C, Bit 3 - PC3 can also be used as ADC input Channel 3. The ADC input channel 3 uses analog power. - PCINT11: Pin Change Interrupt source 11. The PC3 pin can serve as an external interrupt source. - ADC2/PCINT10 Port C, Bit 2 - PC2 can also be used as ADC input Channel 2. The ADC input channel 2 uses analog power. - PCINT10: Pin Change Interrupt source 10. The PC2 pin can serve as an external interrupt source. - SCK1/ADC1/PCINT9 Port C, Bit 1 - PC1 can also be used as ADC input Channel 1. The ADC input channel 1 uses analog power. - SCK1: Master Clock output, Slave Clock input pin for SPI1 channel. When the SPI1 is enabled as a Slave, this pin is configured as an input regardless of the setting of DDB5. When the SPI1 is enabled as a Master, the data direction of this pin is controlled by DDC1. When the pin is forced by the SPI1 to be an input, the pull-up can still be controlled by the PORTC1 bit. - PCINT9: Pin Change Interrupt source 9. The PC1 pin can serve as an external interrupt source. - ADC0/MISO1/PCINT8 Port C, Bit 0 - PC0 can also be used as ADC input Channel 0. The ADC input channel 0 uses analog power. - MISO1: Master1 Data input, Slave Data output pin for SPI1 channel. When the SPI1 is enabled as a Master, this pin is configured as an input regardless of the setting of DDC0. When the SPI1 is enabled as a Slave, the data direction of this pin is controlled by DDC0. When the pin is forced by the SPI1 to be an input, the pull-up can still be controlled by the PORTC0 bit. PCINT8: Pin Change Interrupt source 8. The PC0 pin can serve as an external interrupt source. The tables below relate the alternate functions of Port C to the overriding signals shown in Figure 17-5. Table 17-7. Overriding Signals for Alternate Functions in PC6...PC4<sup>(1)</sup> | Signal<br>Name | PC6/RESET/PCINT14 | PC5/SCL0/ADC5/PCINT13 | PC4/SDA0/ADC4/PCINT12 | |----------------|----------------------------|-------------------------|-------------------------| | PUOE | RSTDISBL | TWEN0 | TWEN0 | | PUOV | 1 | PORTC5 • PUD | PORTC4 • PUD | | DDOE | RSTDISBL | TWEN0 | TWEN0 | | DDOV | 0 | SCL_OUT0 | SDA_OUT0 | | PVOE | 0 | TWEN0 | TWEN0 | | PVOV | 0 | 0 | 0 | | DIEOE | RSTDISBL + PCINT14 • PCIE1 | PCINT13 • PCIE1 + ADC5D | PCINT12 • PCIE1 + ADC4D | | DIEOV | RSTDISBL | PCINT13 • PCIE1 | PCINT12 • PCIE1 | | DI | PCINT14 INPUT | PCINT13 INPUT | PCINT12 INPUT | | AIO | RESET INPUT | ADC5 INPUT / SCL0 INPUT | ADC4 INPUT / SDA INPUT0 | **Note:** 1. When enabled, the two-wire Serial Interface enables slew-rate controls on the output pins PC4 and PC5. This is not shown in the figure. In addition, spike filters are connected between the AIO outputs shown in the port figure and the digital logic of the TWI module. Table 17-8. Overriding Signals for Alternate Functions in PC3...PC0 | Signal<br>Name | PC3/ADC3/<br>PCINT11 | PC2/ADC2/<br>PCINT10 | PC1/ADC1/SCK1/<br>PCINT9 | PC0/ADC0/MISO1/<br>PCINT8 | |----------------|----------------------------|----------------------------|---------------------------|---------------------------| | PUOE | 0 | 0 | SPE1 • MSTR | SPE1 • MSTR | | PUOV | 0 | 0 | PORTC1 • PUD | PORTC0 • PUD | | DDOE | 0 | 0 | SPE1 • MSTR | SPE1 • MSTR | | DDOV | 0 | 0 | 0 | 0 | | PVOE | 0 | 0 | SPE1 • MSTR | SPE1 • MSTR | | PVOV | 0 | 0 | SCK1 OUTPUT | SPI1 SLAVE INPUT | | DIEOE | PCINT11 • PCIE1 +<br>ADC3D | PCINT10 • PCIE1 +<br>ADC2D | PCINT9 • PCIE1 +<br>ADC1D | PCINT8 • PCIE1 +<br>ADC0D | | DIEOV | PCINT11 • PCIE1 | PCINT10 • PCIE1 | PCINT9 • PCIE1 | PCINT8 • PCIE1 | | Signal<br>Name | PC3/ADC3/<br>PCINT11 | PC2/ADC2/<br>PCINT10 | | PC0/ADC0/MISO1/<br>PCINT8 | |----------------|----------------------|----------------------|----------------------------|-----------------------------------| | DI | PCINT11 INPUT | PCINT10 INPUT | PCINT9 INPUT<br>SCK1 INPUT | PCINT8 INPUT<br>SPI1 MASTER INPUT | | AIO | ADC3 INPUT | ADC2 INPUT | ADC1 INPUT | ADC0 INPUT | # 17.3.3 Alternate Functions of Port D The Port D pins with alternate functions are shown in the table below: **Table 17-9. Port D Pins Alternate Functions** | Port Pin | Alternate Function | |----------|-----------------------------------------------------| | PD7 | AIN1 (Analog Comparator Negative Input) | | | PCINT23 (Pin Change Interrupt 23) | | PD6 | AIN0 (Analog Comparator Positive Input) | | | OC0A (Timer/Counter0 Output Compare Match A Output) | | | PCINT22 (Pin Change Interrupt 22) | | PD5 | T1 (Timer/Counter 1 External Counter Input) | | | OC0B (Timer/Counter0 Output Compare Match B Output) | | | PCINT21 (Pin Change Interrupt 21) | | PD4 | XCK0 (USART0 External Clock Input/Output) | | | T0 (Timer/Counter 0 External Counter Input) | | | PCINT20 (Pin Change Interrupt 20) | | PD3 | INT1 (External Interrupt 1 Input) | | | OC2B (Timer/Counter2 Output Compare Match B Output) | | | PCINT19 (Pin Change Interrupt 19) | | PD2 | INT0 (External Interrupt 0 Input) | | | OC3B (Timer/Counter3 Output Compare Match B Output) | | | OC4B (Timer/Counter4 Output Compare Match B Output) | | Port Pin | Alternate Function | |----------|-----------------------------------------------------| | | PCINT18 (Pin Change Interrupt 18) | | PD1 | TXD0 (USART0 Output Pin) | | | OC4A (Timer/Counter4 Output Compare Match A Output) | | | PCINT17 (Pin Change Interrupt 17) | | PD0 | RXD1 (USART1 Input Pin) | | | OC3A (Timer/Counter3 Output Compare Match A Output) | | | PCINT16 (Pin Change Interrupt 16) | The alternate pin configuration is as follows: - AIN1/OC2B/PCINT23 Port D, Bit 7 - AIN1: Analog Comparator1 Negative Input. Configure the port pin as input with the internal pull-up switched off to avoid the digital port function from interfering with the function of the Analog Comparator. - PCINT23: Pin Change Interrupt source 23. The PD7 pin can serve as an external interrupt source. - AIN0/OC0A/PCINT22 Port D, Bit 6 - AIN0: Analog Comparator Positive Input. Configure the port pin as input with the internal pull-up switched off to avoid the digital port function from interfering with the function of the Analog Comparator. - OC0A: Output Compare Match output. The PD6 pin can serve as an external output for the Timer/Counter0 Compare Match A. The PD6 pin has to be configured as an output (DDD6 set (one)) to serve this function. The OC0A pin is also the output pin for the PWM mode timer function. - PCINT22: Pin Change Interrupt source 22. The PD6 pin can serve as an external interrupt source. - T1/OC0B/PCINT21 Port D, Bit 5 - T1: Timer/Counter1 counter source. - OC0B: Output Compare Match output. The PD5 pin can serve as an external output for the Timer/Counter0 Compare Match B. The PD5 pin has to be configured as an output (DDD5 set (one)) to serve this function. The OC0B pin is also the output pin for the PWM mode timer function. - PCINT21: Pin Change Interrupt source 21. The PD5 pin can serve as an external interrupt source. - XCK0/T0/PCINT20 Port D. Bit 4 - XCK0: USART0 external clock. - T0: Timer/Counter0 counter source. - PCINT20: Pin Change Interrupt source 20. The PD4 pin can serve as an external interrupt source. - INT1/OC2B/PCINT19 Port D, Bit 3 - INT1: External Interrupt source 1. The PD3 pin can serve as an external interrupt source. - OC2B: Output Compare Match output: The PD3 pin can serve as an external output for the Timer/Counter2 Compare Match B. The PD3 pin has to be configured as an output (DDD3 set (one)) to serve this function. The OC2B pin is also the output pin for the PWM mode timer function. - PCINT19: Pin Change Interrupt source 19. The PD3 pin can serve as an external interrupt source. - INT0/OC3B/PCINT18 Port D, Bit 2 - INT0: External Interrupt source 0. The PD2 pin can serve as an external interrupt source. - OC3B: Output Compare Match output: The PD2 pin can serve as an external output for the Timer/Counter3 Compare Match B. The PD2 pin has to be configured as an output (DDD2 set (one)) to serve this function. The OC3B pin is also the output pin for the PWM mode timer function. - OC4B: Output Compare Match output: The PD2 pin can serve as an external output for the Timer/Counter4 Compare Match B. The PD2 pin has to be configured as an output (DDD2 set (one)) to serve this function. The OC4B pin is also the output pin for the PWM mode timer function. - PCINT18: Pin Change Interrupt source 18. The PD2 pin can serve as an external interrupt source. - TXD0/PCINT17 Port D, Bit 1 - TXD0: Transmit Data (Data output pin for the USART0). When the USART0 Transmitter is enabled, this pin is configured as an output regardless of the value of DDD1. - OC4A: Output Compare Match output: The PD1 pin can serve as an external output for the Timer/Counter4 Compare Match A. The PD1 pin has to be configured as an output (DDD1 set (one)) to serve this function. The OC4A pin is also the output pin for the PWM mode timer function. - PCINT17: Pin Change Interrupt source 17. The PD1 pin can serve as an external interrupt source. - RXD0/OC3A/PCINT16 Port D, Bit 0 - RXD0: Receive Data (Data input pin for the USART0). When the USART0 Receiver is enabled this pin is configured as an input regardless of the value of DDD0. When the USART0 forces this pin to be an input, the pull-up can still be controlled by the PORTD0 bit. - PCINT16: Pin Change Interrupt source 16. The PD0 pin can serve as an external interrupt source. - OC3A: Output Compare Match output: The PD0 pin can serve as an external output for the Timer/Counter3 Compare Match A. The PD0 pin has to be configured as an output (DDD0 set (one)) to serve this function. The OC3A pin is also the output pin for the PWM mode timer function. The tables below relate the alternate functions of Port D to the overriding signals shown in Figure 17-5. Table 17-10. Overriding Signals for Alternate Functions PD7...PD4 | Signal<br>Name | PD7/AIN1<br>/PCINT23 | PD6/AIN0/<br>OC0A/PCINT22 | PD5/T1/OC0B/<br>PCINT21 | PD4/XCK0/<br>T0/PCINT20 | |----------------|----------------------|---------------------------|----------------------------|-------------------------------------------| | PUOE | 0 | 0 | 0 | 0 | | PUO | 0 | 0 | 0 | 0 | | DDOE | 0 | 0 | 0 | 0 | | DDOV | 0 | 0 | 0 | 0 | | PVOE | 0 | OC0A ENABLE | OC0B ENABLE | UMSEL | | PVOV | 0 | OC0A | OC0B | XCK0 OUTPUT | | DIEOE | PCINT23 • PCIE2 | PCINT22 • PCIE2 | PCINT21 • PCIE2 | PCINT20 • PCIE2 | | DIEOV | 1 | 1 | 1 | 1 | | DI | PCINT23 INPUT | PCINT22 INPUT | PCINT21 INPUT<br>/T1 INPUT | PCINT20 INPUT<br>/XCK0 INPUT<br>/T0 INPUT | | AIO | AIN1 INPUT | AIN0 INPUT | _ | _ | Table 17-11. Overriding Signals for Alternate Functions in PD3...PD0 | Signal<br>Name | PD3/OC2B/INT1/<br>PCINT19 | PD2/OC3B/OC4B/INT0/<br>PCINT18 | PD1/TXD0/OC4A/<br>PCINT17 | PD0/OC3A/RXD0/<br>PCINT16 | |----------------|-------------------------------|--------------------------------|---------------------------|---------------------------| | PUOE | 0 | 0 | TXEN0 | RXEN0 | | PUO | 0 | 0 | 0 | PORTD0 • PUD | | DDOE | 0 | 0 | TXEN0 | RXEN0 | | DDOV | 0 | 0 | 1 | 0 | | PVOE | OC2B ENABLE | OC3B/OC4B ENABLE | TXEN0 / OC4A ENABLE | OC3A ENABLE | | PVOV | OC2B | OC3B/OC4B | TXD0 / OC4A | OC3A | | DIEOE | INT1 ENABLE + PCINT19 • PCIE2 | INT0 ENABLE + PCINT18 • PCIE2 | PCINT17 • PCIE2 | PCINT16 • PCIE2 | | DIEOV | 1 | 1 | 1 | 1 | | DI | PCINT19 INPUT<br>/INT1 INPUT | PCINT18 INPUT<br>/INT0 INPUT | PCINT17 INPUT | PCINT16 INPUT<br>/RXD0 | | AIO | _ | _ | _ | _ | ## 17.3.4 Alternate Functions of Port E The Port E pins with alternate functions are shown in this table: | Port Pin | Alternate Function | |----------|----------------------------------------------------| | PE3 | ADC7 (ADC Input Channel 7) | | | MOSI1 (SPI1 Master Data output) | | | T3 (Timer/Counter 3 External Counter Input) | | | PCINT27 | | PE2 | ADC6 (ADC Input Channel 6) | | | ICP3 (Timer/Counter3 Input Capture Input) | | | SS1 (SPI1 Bus Master Slave select) | | | PCINT26 | | PE1 | T4 (Timer/Counter 4 External Counter Input) | | | SCL1 (two-wire Serial1 Bus Clock Line) | | | PCINT25 | | PE0 | ACO (AC Output Channel 0) | | | ICP4 (Timer/Counter4 Input Capture Input) | | | SDA1 (two-wire Serial1 Bus Data Input/Output Line) | | | PCINT24 | The alternate pin configuration is as follows: - ADC7/T3/MOSI1/PCINT27—Port E, Bit 3 - PE3 can also be used as ADC input Channel 7. - T3: Timer/Counter3 counter source. - MOSI1: SPI1 Master Data output, Slave Data input for SPI1 channel. When the SPI1 is enabled as a Slave, this pin is configured as an input regardless of the setting of DDE3. When the SPI1 is enabled as a Master, the data direction of this pin is controlled by DDE3. When the pin is forced by the SPI1 to be an input, the pull-up can still be controlled by the PORTE3 bit. - PCINT27: Pin Change Interrupt source 27. The PE3 pin can serve as an external interrupt source. - ADC6/ICP3/SS1/PCINT26 Port E, Bit 2 - PE2 can also be used as ADC input Channel 6. - ICP3: Input Capture Pin. The PE2 pin can act as an Input Capture Pin for Timer/Counter3. - PCINT26: Pin Change Interrupt source 26. The PE2 pin can serve as an external interrupt source. - T4/SCL1/PCINT25 Port E, Bit 1 - T4: Timer/Counter4 counter source. - SCL1: Two-wire Serial Interface1 Clock. When the TWEN bit in TWCR1 is set (one) to enable the two-wire Serial Interface, pin PE1 is disconnected from the port and becomes the Serial - Clock I/O pin for the two-wire Serial Interface1. In this mode, there is a spike filter on the pin to suppress spikes shorter than 50 ns on the input signal, and the pin is driven by an open drain driver with slew-rate limitation. - PCINT25: Pin Change Interrupt source 25. The PE1 pin can serve as an external interrupt source. - ACO/ICP4/SDA1/PCINT24 Port E, Bit 0 - PE0 can also be used as Analog Comparator output. - ICP4: Input Capture Pin. The PE0 pin can act as an Input Capture Pin for Timer/Counter4. - SDA1: Two-wire Serial Interface1 Data. When the TWEN bit in TWCR1 is set (one) to enable the two-wire Serial Interface, pin PE0 is disconnected from the port and becomes the Serial Data I/O pin for the two-wire Serial Interface1. In this mode, there is a spike filter on the pin to suppress spikes shorter than 50 ns on the input signal, and the pin is driven by an open drain driver with slew-rate limitation. Table 17-13 relate the alternate functions of Port E to the overriding signals shown in Figure 17-5. Table 17-13. Overriding Signals for Alternate Functions in PE3...PE0 | Signal<br>Name | PE3/ADC7/T3/MOSI1/<br>PCINT27 | PE2/ADC6/ICP3/SS1/<br>PCINT26 | PE1/T4/SCL1/<br>PCINT25 | PE0/ACO/ICP4/SDA1/<br>PCINT24 | |----------------|-----------------------------------------------|----------------------------------------|---------------------------|-------------------------------| | PUOE | SPE1 • MSTR | SPE1 • MSTR | TWEN | aco_oe + TWEN | | PUOV | PORTE3 • PUD | PORTE2 • PUD | PORTE1 • PUD | PORTE0 • PUD | | DDOE | SPE1 • MSTR | SPE1 • MSTR | TWEN | aco_oe + TWEN | | DDOV | 0 | 0 | 0 | 0 | | PVOE | SPE1 • MSTR | 0 | SCL_OUT | aco_oe + SDA_OUT | | PVOV | SPI1 MSTR OUTPUT | 0 | TWEN | acompout + TWEN | | DIEOE | PCINT27 • PCIE3<br>+ADC7D | PCINT26 • PCIE3<br>+ADC6D | PCINT25 • PCIE3 | PCINT24 • PCIE3 | | DIEOV | PCINT27 • PCIE3 | PCINT26 • PCIE3 | PCINT25 • PCIE3 | PCINT24 • PCIE3 | | DI | T0 INPUT<br>SPI1 SLAVE INPUT<br>PCINT27 INPUT | PCINT26 INPUT<br>ICP3 INPUT<br>SPI SS1 | T4 INPUT<br>PCINT25 INPUT | PCINT24 INPUT<br>ICP4 INPUT | | AIO | ADC7 INPUT | ADC6 INPUT | SCL1 INPUT | AC OUTPUT<br>SDA1 INPUT | # 17.4 Register Description ## 17.4.1 MCU Control Register Name: MCUCR Offset: 0x55 Reset: 0x00 **Property:** When addressing as I/O register: address offset is 0x35 The MCU control register controls the placement of the interrupt vector table in order to move interrupts between application and boot space. When addressing I/O registers as data space using LD and ST instructions, the provided offset must be used. When using the I/O specific commands IN and OUT, the offset is reduced by 0x20, resulting in an I/O address offset within 0x00 - 0x3F. The device is a complex microcontroller with more peripheral units than can be supported within the 64 locations reserved in Opcode for the IN and OUT instructions. For the extended I/O space from 0x60 in SRAM, only the ST/STS/STD and LD/LDS/LDD instructions can be used. | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |--------|---|------|-------|-----|---|---|-------|------| | | | BODS | BODSE | PUD | | | IVSEL | IVCE | | Access | | R/W | R/W | R/W | | | R/W | R/W | | Reset | | 0 | 0 | 0 | | | 0 | 0 | #### Bit 6 - BODS BOD Sleep The BODS bit must be written to '1' in order to turn off BOD during sleep. Writing to the BODS bit is controlled by a timed sequence and the enable bit BODSE. To disable BOD in relevant sleep modes, both BODS and BODSE must first be written to '1'. Then, BODS must be written to '1' and BODSE must be written to zero within four clock cycles. The BODS bit is active three clock cycles after it is set. A sleep instruction must be executed while BODS is active in order to turn off the BOD for the actual sleep mode. The BODS bit is automatically cleared after three clock cycles. #### Bit 5 - BODSE BOD Sleep Enable BODSE enables setting of BODS control bit, as explained in BODS bit description. BOD disable is controlled by a timed sequence. ## Bit 4 - PUD Pull-up Disable When this bit is written to one, the pull ups in the I/O ports are disabled even if the DDxn and PORTxn registers are configured to enable the pull ups ({DDxn, PORTxn} = 0b01). #### Bit 1 - IVSEL Interrupt Vector Select When the IVSEL bit is cleared (zero), the interrupt vectors are placed at the start of the Flash memory. When this bit is set (one), the interrupt vectors are moved to the beginning of the boot loader section of the Flash. The actual address of the start of the Boot Flash Section is determined by the BOOTSZ Fuses. To avoid unintentional changes of interrupt vector tables, a special write procedure must be followed to change the IVSEL bit: - 1. Write the Interrupt Vector Change Enable (IVCE) bit to one. - 2. Within four cycles, write the desired value to IVSEL while writing a zero to IVCE. Interrupts will automatically be disabled while this sequence is executed. Interrupts are disabled in the same cycle as IVCE is written, and interrupts remain disabled until after the instruction following the write to IVSEL. If IVSEL is not written, interrupts remain disabled for four cycles. The I-bit in the Status register is unaffected by the automatic disabling. **Note:** If interrupt vectors are placed in the Boot Loader section and Boot Lock bit BLB02 is programmed, interrupts are disabled while executing from the application section. If interrupt vectors are placed in the application section and Boot Lock bit BLB12 is programmed, interrupts are disabled while executing from the Boot Loader section. #### Bit 0 - IVCE Interrupt Vector Change Enable The IVCE bit must be written to logic one to enable change of the IVSEL bit. IVCE is cleared by hardware four cycles after it is written or when IVSEL is written. Setting the IVCE bit will disable interrupts, as explained in the IVSEL description above. See the code example below. ## Assembly Code Example ``` Move_interrupts: ; Get MCUCR in r16, MCUCR mov r17, r16 ; Enable change of Interrupt Vectors ori r16, (1<<IVCE) out MCUCR, r16 ; Move interrupts to Boot Flash section ori r17, (1<<IVSEL) out MCUCR, r17 ret ``` #### C Code Example ``` void Move_interrupts(void) { uchar temp; /* GET MCUCR*/ temp = MCUCR; /* Enable change of Interrupt Vectors */ MCUCR = temp|(1<<IVCE); /* Move interrupts to Boot Flash section */ MCUCR = temp|(1<<IVSEL); }</pre> ``` ## 17.4.2 Port B Data Register Name: PORTB Offset: 0x25 Reset: 0x00 **Property:** When addressing as I/O Register: address offset is 0x05 When addressing I/O registers as data space using LD and ST instructions, the provided offset must be used. When using the I/O specific commands IN and OUT, the offset is reduced by 0x20, resulting in an I/O address offset within 0x00 - 0x3F. The device is a complex microcontroller with more peripheral units than can be supported within the 64 locations reserved in Opcode for the IN and OUT instructions. For the extended I/O space from 0x60 in SRAM, only the ST/STS/STD and LD/LDS/LDD instructions can be used. | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |--------|--------|--------|--------|--------|--------|--------|--------|--------| | | PORTB7 | PORTB6 | PORTB5 | PORTB4 | PORTB3 | PORTB2 | PORTB1 | PORTB0 | | Access | R/W | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | Bits 0, 1, 2, 3, 4, 5, 6, 7 - PORTB Port B Data ## 17.4.3 Port B Data Direction Register Name: DDRB Offset: 0x24 Reset: 0x00 **Property:** When addressing as I/O Register: address offset is 0x04 When addressing I/O registers as data space using LD and ST instructions, the provided offset must be used. When using the I/O specific commands IN and OUT, the offset is reduced by 0x20, resulting in an I/O address offset within 0x00 - 0x3F. The device is a complex microcontroller with more peripheral units than can be supported within the 64 locations reserved in Opcode for the IN and OUT instructions. For the extended I/O space from 0x60 in SRAM, only the ST/STS/STD and LD/LDS/LDD instructions can be used. | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |--------|-------|-------|-------|-------|-------|-------|-------|-------| | | DDRB7 | DDRB6 | DDRB5 | DDRB4 | DDRB3 | DDRB2 | DDRB1 | DDRB0 | | Access | R/W | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | Bits 0, 1, 2, 3, 4, 5, 6, 7 - DDRB Port B Data Direction This bit field selects the data direction for the individual pins in the Port. When a Port is mapped as virtual, accessing this bit field is identical to accessing the actual DIR register for the Port. ## 17.4.4 Port B Input Pins Address Name: PINB Offset: 0x23 Reset: N/A Property: When addressing as I/O Register: address offset is 0x03 When addressing I/O registers as data space using LD and ST instructions, the provided offset must be used. When using the I/O specific commands IN and OUT, the offset is reduced by 0x20, resulting in an I/O address offset within 0x00 - 0x3F. The device is a complex microcontroller with more peripheral units than can be supported within the 64 locations reserved in Opcode for the IN and OUT instructions. For the extended I/O space from 0x60 in SRAM, only the ST/STS/STD and LD/LDS/LDD instructions can be used. | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |--------|-------|-------|-------|-------|-------|-------|-------|-------| | | PINB7 | PINB6 | PINB5 | PINB4 | PINB3 | PINB2 | PINB1 | PINB0 | | Access | R/W | Reset | x | X | x | x | x | х | X | X | Bits 0, 1, 2, 3, 4, 5, 6, 7 – PINB Port B Input Pins Address Writing to the pin register provides toggle functionality for I/O. Refer to Toggling the Pin. ## 17.4.5 Port C Data Register Name: PORTC Offset: 0x28 Reset: 0x00 Property: When addressing as I/O Register: address offset is 0x08 When addressing I/O registers as data space using LD and ST instructions, the provided offset must be used. When using the I/O specific commands IN and OUT, the offset is reduced by 0x20, resulting in an I/O address offset within 0x00 - 0x3F. The device is a complex microcontroller with more peripheral units than can be supported within the 64 locations reserved in Opcode for the IN and OUT instructions. For the extended I/O space from 0x60 in SRAM, only the ST/STS/STD and LD/LDS/LDD instructions can be used. | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |--------|---|--------|--------|--------|--------|--------|--------|--------| | | | PORTC6 | PORTC5 | PORTC4 | PORTC3 | PORTC2 | PORTC1 | PORTC0 | | Access | | R/W | Reset | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | Bits 0, 1, 2, 3, 4, 5, 6 - PORTC Port C Data ## 17.4.6 Port C Data Direction Register Name: DDRC Offset: 0x27 Reset: 0x00 Property: When addressing as I/O Register: address offset is 0x07 When addressing I/O registers as data space using LD and ST instructions, the provided offset must be used. When using the I/O specific commands IN and OUT, the offset is reduced by 0x20, resulting in an I/O address offset within 0x00 - 0x3F. The device is a complex microcontroller with more peripheral units than can be supported within the 64 locations reserved in Opcode for the IN and OUT instructions. For the extended I/O space from 0x60 in SRAM, only the ST/STS/STD and LD/LDS/LDD instructions can be used. | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |--------|---|-------|-------|-------|-------|-------|-------|-------| | | | DDRC6 | DDRC5 | DDRC4 | DDRC3 | DDRC2 | DDRC1 | DDRC0 | | Access | | R/W | Reset | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | Bits 0, 1, 2, 3, 4, 5, 6 - DDRC Port C Data Direction This bit field selects the data direction for the individual pins in the Port. When a Port is mapped as virtual, accessing this bit field is identical to accessing the actual DIR register for the Port. ## 17.4.7 Port C Input Pins Address Name: PINC Offset: 0x26 Reset: N/A Property: When addressing as I/O Register: address offset is 0x06 When addressing I/O registers as data space using LD and ST instructions, the provided offset must be used. When using the I/O specific commands IN and OUT, the offset is reduced by 0x20, resulting in an I/O address offset within 0x00 - 0x3F. The device is a complex microcontroller with more peripheral units than can be supported within the 64 locations reserved in Opcode for the IN and OUT instructions. For the extended I/O space from 0x60 in SRAM, only the ST/STS/STD and LD/LDS/LDD instructions can be used. | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |--------|---|-------|-------|-------|-------|-------|-------|-------| | | | PINC6 | PINC5 | PINC4 | PINC3 | PINC2 | PINC1 | PINC0 | | Access | | R/W | Reset | | х | х | х | х | х | X | X | Bits 0, 1, 2, 3, 4, 5, 6 - PINC Port C Input Pins Address Writing to the pin register provides toggle functionality for I/O. Refer to Toggling the Pin. ## 17.4.8 Port D Data Register Name: PORTD Offset: 0x2B Reset: 0x00 Property: When addressing as I/O Register: address offset is 0x0B When addressing I/O registers as data space using LD and ST instructions, the provided offset must be used. When using the I/O specific commands IN and OUT, the offset is reduced by 0x20, resulting in an I/O address offset within 0x00 - 0x3F. The device is a complex microcontroller with more peripheral units than can be supported within the 64 locations reserved in Opcode for the IN and OUT instructions. For the extended I/O space from 0x60 in SRAM, only the ST/STS/STD and LD/LDS/LDD instructions can be used. | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |--------|--------|--------|--------|--------|--------|--------|--------|--------| | | PORTD7 | PORTD6 | PORTD5 | PORTD4 | PORTD3 | PORTD2 | PORTD1 | PORTD0 | | Access | R/W | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | Bits 0, 1, 2, 3, 4, 5, 6, 7 - PORTD Port D Data ## 17.4.9 Port D Data Direction Register Name: DDRD Offset: 0x2A Reset: 0x00 Property: When addressing as I/O Register: address offset is 0x0A When addressing I/O registers as data space using LD and ST instructions, the provided offset must be used. When using the I/O specific commands IN and OUT, the offset is reduced by 0x20, resulting in an I/O address offset within 0x00 - 0x3F. The device is a complex microcontroller with more peripheral units than can be supported within the 64 locations reserved in Opcode for the IN and OUT instructions. For the extended I/O space from 0x60 in SRAM, only the ST/STS/STD and LD/LDS/LDD instructions can be used. | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |--------|-------|-------|-------|-------|-------|-------|-------|-------| | | DDRD7 | DDRD6 | DDRD5 | DDRD4 | DDRD3 | DDRD2 | DDRD1 | DDRD0 | | Access | R/W | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | Bits 0, 1, 2, 3, 4, 5, 6, 7 - DDRD Port D Data Direction This bit field selects the data direction for the individual pins in the Port. When a Port is mapped as virtual, accessing this bit field is identical to accessing the actual DIR register for the Port. ## 17.4.10 Port D Input Pins Address Name: PIND Offset: 0x29 Reset: N/A Property: When addressing as I/O Register: address offset is 0x09 When addressing I/O registers as data space using LD and ST instructions, the provided offset must be used. When using the I/O specific commands IN and OUT, the offset is reduced by 0x20, resulting in an I/O address offset within 0x00 - 0x3F. The device is a complex microcontroller with more peripheral units than can be supported within the 64 locations reserved in Opcode for the IN and OUT instructions. For the extended I/O space from 0x60 in SRAM, only the ST/STS/STD and LD/LDS/LDD instructions can be used. | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |--------|-------|-------|-------|-------|-------|-------|-------|-------| | | PIND7 | PIND6 | PIND5 | PIND4 | PIND3 | PIND2 | PIND1 | PIND0 | | Access | R/W | Reset | x | X | х | X | х | х | X | X | Bits 0, 1, 2, 3, 4, 5, 6, 7 - PIND Port D Input Pins Address Writing to the pin register provides toggle functionality for I/O. Refer to Toggling the Pin. ## 17.4.11 Port E Data Register Name: PORTE Offset: 0x2E Reset: 0x00 Property: When addressing as I/O Register: address offset is 0x0E When addressing I/O registers as data space using LD and ST instructions, the provided offset must be used. When using the I/O specific commands IN and OUT, the offset is reduced by 0x20, resulting in an I/O address offset within 0x00 - 0x3F. The device is a complex microcontroller with more peripheral units than can be supported within the 64 locations reserved in Opcode for the IN and OUT instructions. For the extended I/O space from 0x60 in SRAM, only the ST/STS/STD and LD/LDS/LDD instructions can be used. | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | |--------|---|---|---|---|--------|--------|--------|--------|---| | | | | | | PORTE3 | PORTE2 | PORTE1 | PORTE0 | | | Access | | | | | R/W | R/W | R/W | R/W | - | | Reset | | | | | 0 | 0 | 0 | 0 | | Bits 0, 1, 2, 3 - PORTE Port E Data ## 17.4.12 Port E Data Direction Register Name: DDRE Offset: 0x2D Reset: 0x00 Property: When addressing as I/O Register: address offset is 0x0D When addressing I/O registers as data space using LD and ST instructions, the provided offset must be used. When using the I/O specific commands IN and OUT, the offset is reduced by 0x20, resulting in an I/O address offset within 0x00 - 0x3F. The device is a complex microcontroller with more peripheral units than can be supported within the 64 locations reserved in Opcode for the IN and OUT instructions. For the extended I/O space from 0x60 in SRAM, only the ST/STS/STD and LD/LDS/LDD instructions can be used. | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |--------|---|---|---|---|-------|-------|-------|-------| | | | | | | DDRE3 | DDRE2 | DDRE1 | DDRE0 | | Access | | | | | R/W | R/W | R/W | R/W | | Reset | | | | | 0 | 0 | 0 | 0 | Bits 0, 1, 2, 3 - DDRE Port E Data Direction This bit field selects the data direction for the individual pins in the Port. When a Port is mapped as virtual, accessing this bit field is identical to accessing the actual DIR register for the Port. # 17.4.13 Port E Input Pins Address Name: PINE Offset: 0x2C Reset: N/A Property: When addressing as I/O Register: address offset is 0x0C When addressing I/O registers as data space using LD and ST instructions, the provided offset must be used. When using the I/O specific commands IN and OUT, the offset is reduced by 0x20, resulting in an I/O address offset within 0x00 - 0x3F. The device is a complex microcontroller with more peripheral units than can be supported within the 64 locations reserved in Opcode for the IN and OUT instructions. For the extended I/O space from 0x60 in SRAM, only the ST/STS/STD and LD/LDS/LDD instructions can be used. | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |--------|---|---|---|---|-------|-------|-------|-------| | | | | | | PINE3 | PINE2 | PINE1 | PINE0 | | Access | | | | | R/W | R/W | R/W | R/W | | Reset | | | | | X | х | X | X | **Bits 0, 1, 2, 3 – PINE** Port E Input Pins Address [n = 3:0] Writing to the pin register provides toggle functionality for I/O. # 18. TC0 - 8-bit Timer/Counter0 with PWM ## 18.1 Features - Two independent Output Compare Units - · Double Buffered Output Compare Registers - Clear Timer on Compare Match (Auto Reload) - Glitch Free, Phase Correct Pulse Width Modulator (PWM) - · Variable PWM Period - Frequency Generator - Three Independent Interrupt Sources (TOV0, OCF0A, and OCF0B) ## 18.2 Overview Timer/Counter0 (TC0) is a general purpose 8-bit Timer/Counter module, with two independent output compare units, and PWM support. It allows accurate program execution timing (event management) and wave generation. A simplified block diagram of the 8-bit Timer/Counter is shown below. CPU accessible I/O registers, including I/O bits and I/O pins, are shown in bold. The device specific I/O register and bit locations are listed in the register description. For the actual placement of I/O pins, refer to the pinout diagram. The TC0 is enabled by writing the PRTIM0 bit in "Minimizing Power Consumption" to '0'. The TC0 is enabled when the PRTIM0 bit in the Power Reduction Register (PRR0.PRTIM0) is written to '1'. Figure 18-1. 8-bit Timer/Counter Block Diagram #### 18.2.1 Definitions Many register and bit references in this section are written in general form: - n=0 represents the Timer/Counter number - x=A,B represents the Output Compare Unit A or B However, when using the register or bit definitions in a program, the precise form must be used, i.e., TCNT0 for accessing Timer/Counter0 counter value. The following definitions are used throughout the section: #### Table 18-1. Definitions | Constant | Description | |----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | воттом | The counter reaches the BOTTOM when it becomes zero (0x00 for 8-bit counters, or 0x0000 for 16-bit counters). | | MAX | The counter reaches its Maximum when it becomes 0xFF (decimal 255, for 8-bit counters) or 0xFFFF (decimal 65535, for 16-bit counters). | | TOP | The counter reaches the TOP when it becomes equal to the highest value in the count sequence. The TOP value can be assigned to be the fixed value MAX or the value stored in the OCR0A Register. The assignment is dependent on the mode of operation. | ## 18.2.2 Registers The Timer/Counter 0 register (TCNT0) and Output Compare TC0x registers (OCR0x) are 8-bit registers. Interrupt request (abbreviated to Int.Req. in the block diagram) signals are all visible in the Timer Interrupt Flag Register 0 (TIFR0). All interrupts are individually masked with the Timer Interrupt Mask Register 0 (TIMSK0). TIFR0 and TIMSK0 are not shown in the figure. The TC can be clocked internally, via the prescaler, or by an external clock source on the T0 pin. The Clock Select logic block controls which clock source and edge are used by the Timer/Counter to increment (or decrement) its value. The TC is inactive when no clock source is selected. The output from the Clock Select logic is referred to as the timer clock ( $clk_{T0}$ ). The double buffered Output Compare Registers (OCR0A and OCR0B) are compared with the Timer/ Counter value at all times. The result of the compare can be used by the Waveform Generator to generate a PWM or variable frequency output on the Output Compare pins (OC0A and OC0B). See Output Compare Unit for details. The compare match event will also set the Compare Flag (OCF0A or OCF0B) which can be used to generate an Output Compare interrupt request. #### **Related Links** Timer/Counter 0, 1, 3, 4 Prescalers #### 18.3 Timer/Counter Clock Sources The TC can be clocked by an internal or an external clock source. The clock source is selected by writing to the Clock Select (CS0[2:0]) bits in the Timer/Counter Control Register (TCCR0B). ## 18.4 Counter Unit The main part of the 8-bit Timer/Counter is the programmable bi-directional counter unit. Below is the block diagram of the counter and its surroundings. **Note:** The "n" in the register and bit names indicates the device number (n = 0 for Timer/Counter 0), and the "x" indicates Output Compare unit (A/B). Table 18-2. Signal Description (Internal Signals) | Signal Name | Description | | |-------------------|-------------------------------------------------------------------------|--| | count | Increment or decrement TCNT0 by 1. | | | direction | Select between increment and decrement. | | | clear | Clear TCNT0 (set all bits to zero). | | | clk <sub>Tn</sub> | Timer/Counter clock, referred to as clk <sub>T0</sub> in the following. | | | top | Signalize that TCNT0 has reached maximum value. | | | bottom | Signalize that TCNT0 has reached minimum value (zero). | | Depending on the mode of operation used, the counter is cleared, incremented, or decremented at each timer clock (clk<sub>T0</sub>). clk<sub>T0</sub> can be generated from an external or internal clock source, selected by the Clock Select bits (CS0[2:0]). When no clock source is selected (CS0=0x0) the timer is stopped. However, the TCNT0 value can be accessed by the CPU, regardless of whether clk<sub>T0</sub> is present or not. A CPU write overrides (has priority over) all counter clear or count operations. The counting sequence is determined by the setting of the WGM01 and WGM00 bits located in the Timer/ Counter Control Register (TCCR0A) and the WGM02 bit located in the Timer/Counter Control Register B (TCCR0B). There are close connections between how the counter behaves (counts) and how waveforms are generated on the Output Compare outputs OC0A and OC0B. For more details about advanced counting sequences and waveform generation, see Modes of Operation. The Timer/Counter Overflow Flag (TOV0) is set according to the mode of operation selected by the WGM0[2:0] bits. TOV0 can be used for generating a CPU interrupt. #### 18.5 **Output Compare Unit** The 8-bit comparator continuously compares TCNT0 with the Output Compare Registers (OCR0A and OCR0B). Whenever TCNT0 equals OCR0A or OCR0B, the comparator signals a match. A match will set the Output Compare Flag (OCF0A or OCF0B) at the next timer clock cycle. If the corresponding interrupt is enabled, the output compare flag generates an output compare interrupt. The output compare flag is automatically cleared when the interrupt is executed. Alternatively, the flag can be cleared by software by writing a '1' to its I/O bit location. The waveform generator uses the match signal to generate an output according to operating mode set by the WGM02, WGM01, and WGM00 bits and Compare Output mode (COM0x[1:0]) bits. The maximum and bottom signals are used by the waveform generator for handling the special cases of the extreme values in some modes of operation. Figure 18-3. Output Compare Unit, Block Diagram **Note:** The "n" in the register and bit names indicates the device number (n = 0 for Timer/Counter 0), and the "x" indicates output compare unit (A/B). The OCR0x registers are double buffered when using any of the Pulse Width Modulation (PWM) modes. When double buffering is enabled, the CPU has access to the OCR0x Buffer register. The double buffering synchronizes the update of the OCR0x Compare registers to either top or bottom of the counting sequence. The synchronization prevents the occurrence of odd-length, non-symmetrical PWM pulses, thereby making the output glitch free. The double buffering is disabled for the normal and Clear Timer on Compare (CTC) modes of operation, and the CPU will access the OCR0x directly. #### 18.5.1 Force Output Compare In non-PWM waveform generation modes, the match output of the comparator can be forced by writing a '1' to the Force Output Compare (TCCR0C.FOCnx) bit. Forcing compare match will not set the OCFnx Flag or reload/clear the timer, but the OCnx pin will be updated as if a real compare match had occurred (the TCCRnA.COMnx[1:0] bits define whether the OCnx pin is set, cleared or toggled). ## 18.5.2 Compare Match Blocking by TCNTn Write All CPU write operations to the TCNTn register will block any compare match that occurs in the next timer clock cycle, even when the timer is stopped. This feature allows OCRnx to be initialized to the same value as TCNTn without triggering an interrupt when the Timer/Counter clock is enabled. ## 18.5.3 Using the Output Compare Unit Since writing TCNTn in any mode of operation will block all compare matches for one timer clock cycle, there are risks involved when changing TCNTn when using the output compare unit, independently of whether the Timer/Counter is running or not. If the value written to TCNTn equals the OCRnx value, the compare match will be missed, resulting in incorrect waveform generation. Similarly, do not write the TCNTn1 value equal to BOTTOM when the counter is counting down. The setup of the OCnx should be performed before setting the data direction register for the port pin to output. The easiest way of setting the OCnx value is to use the Force Output Compare (FOCnx) strobe bits in Normal mode. The OCnx registers keep their values even when changing between Waveform Generation modes. Be aware that the TCCRnA.COMnx[1:0] bits are not double-buffered together with the compare value. Changing the TCCRnA.COMnx[1:0] bits will take effect immediately. # 18.6 Compare Match Output Unit The Compare Output mode bits in the Timer/Counter Control Register A (TCCR0A.COM0x) have two functions: - The waveform generator uses the COM0x bits for defining the Output Compare (OC0x) register state at the next compare match. - The COM0x bits control the OC0x pin output source The figure below shows a simplified schematic of the logic affected by COM0x. The I/O registers, I/O bits, and I/O pins in the figure are shown in bold. Only the parts of the general I/O port control registers that are affected by the COM0x bits are shown, namely PORT and DDR. On system reset the OC0x register is reset to 0x00. **Note:** 'OC0x state' is always referring to internal OC0x *registers*, not the OC0x *pin*. Figure 18-4. Compare Match Output Unit, Schematic **Note:** The "n" in the register and bit names indicates the device number (n = 0 for Timer/Counter 0), and the "x" indicates output compare unit (A/B). The general I/O port function is overridden by the Output Compare (OC0x) from the waveform generator if either of the COM0x[1:0] bits are set. However, the OC0x pin direction (input or output) is still controlled by the Data Direction Register (DDR) for the port pin. In the DDR, the bit for the OCnx pin (DDR.OC0x) must be set as output before the OC0x value is visible on the pin. The port override function is independent of the Waveform Generation mode. The design of the output compare pin logic allows initialization of the OC0x register state before the output is enabled. Some TCCR0A.COM0x[1:0] bit settings are reserved for certain modes of operation. The TCCR0A.COM0x[1:0] bits have no effect on the input capture unit. #### Related Links **Register Description** ## 18.6.1 Compare Output Mode and Waveform Generation The waveform generator uses the TCCR0A.COM0x[1:0] bits differently in Normal, CTC, and PWM modes. For all modes, setting the TCCR0A.COM0x[1:0]=0x0 tells the waveform generator that no action on the OC0x register is to be performed on the next compare match. Refer to the descriptions of the output modes. A change of the TCCR0A.COM0x[1:0] bits state will have effect at the first compare match after the bits are written. For non-PWM modes, the action can be forced to have immediate effect by using the TCCR0C.FOC0x strobe bits. DS40001906C-page 140 # 18.7 Modes of Operation The mode of operation determines the behavior of the Timer/Counter and the Output Compare pins. It is defined by the combination of the Waveform Generation mode bits and Compare Output mode (TCCR0A.WGM0[2:0]) bits in the Timer/Counter Control Registers A and B (TCCR0A.COM0x[1:0]). The Compare Output mode bits do not affect the counting sequence, while the Waveform Generation mode bits do. The COM0x[1:0] bits control whether the PWM output generated should be inverted or not (inverted or non-inverted PWM). For non-PWM modes, the COM0x[1:0] bits control whether the output should be set, cleared, or toggled at a compare match (see the previous section *Compare Match Output Unit*). For detailed timing information refer to the following section *Timer/Counter Timing Diagrams*. #### Related Links Compare Match Output Unit Timer/Counter Timing Diagrams #### 18.7.1 Normal Mode The simplest mode of operation is the Normal mode (WGM0[2:0] = 0x0). In this mode, the counting direction is always up (incrementing), and no counter clear is performed. The counter simply overruns when it passes its maximum 8-bit value (TOP=0xFF) and then restarts from the bottom (0x00). In Normal mode operation, the Timer/Counter Overflow flag (TOV0) will be set in the same clock cycle in which the TCNT0 becomes zero. In this case, the TOV0 flag behaves like a ninth bit, except that it is only set, not cleared. However, combined with the timer overflow interrupt that automatically clears the TOV0 flag, the timer resolution can be increased by software. There are no special cases to consider in the Normal mode, a new counter value can be written any time. The output compare unit can be used to generate interrupts at some given time. Using the output compare to generate waveforms in Normal mode is not recommended since this will occupy too much of the CPU time. #### 18.7.2 Clear Timer on Compare Match (CTC) Mode In Clear Timer on Compare (CTC) mode (WGM0[2:0]=0x2), the OCR0A register is used to manipulate the counter resolution: the counter is cleared to ZERO when the counter value (TCNT0) matches the OCR0A. The OCR0A defines the top value for the counter, hence its resolution. This mode allows greater control of the compare match output frequency. It also simplifies the counting of external events. The timing diagram for the CTC mode is shown below. The counter value (TCNT0) increases until a compare match occurs between TCNT0 and OCR0A, and then counter (TCNT0) is cleared. Figure 18-5. CTC Mode, Timing Diagram An interrupt can be generated each time the counter value reaches the TOP value by setting the OCF0A flag. If the interrupt is enabled, the interrupt handler routine can be used for updating the TOP value. **Note:** Changing TOP to a value close to BOTTOM while the counter is running must be done with care, since the CTC mode does not provide double buffering. If the new value written to OCR0A is lower than the current value of TCNT0, the counter will miss the compare match. The counter will then count to its maximum value (0xFF for an 8-bit counter, 0xFFFF for a 16-bit counter) and wrap around starting at 0x00 before the compare match will occur. For generating a waveform output in CTC mode, the OC0A output can be set to toggle its logical level on each compare match by writing the two least significant Compare Output mode bits in the Timer/Counter Control Register A Control to toggle mode (TCCR0A.COM0A[1:0]=0x1). The OC0A value will only be visible on the port pin unless the data direction for the pin is set to output. The waveform generated will have a maximum frequency of $f_{OC0} = f_{clk\_I/O}/2$ when OCR0A is written to 0x00. The waveform frequency is defined by the following equation: $$f_{\text{OCnx}} = \frac{f_{\text{clk\_I/O}}}{2 \cdot N \cdot (1 + \text{OCRnx})}$$ N represents the prescaler factor (1, 8, 64, 256, or 1024). As for the Normal mode of operation, the Timer/Counter Overflow flag TOV0 is set in the same clock cycle that the counter wraps from MAX to 0x00. #### 18.7.3 Fast PWM Mode The Fast Pulse Width Modulation or Fast PWM modes (WGM0[2:0]=0x3 or WGM0[2:0]=0x7) provide a high-frequency PWM waveform generation option. The Fast PWM modes differ from the other PWM options by their single-slope operation. The counter counts from BOTTOM to TOP and then restarts from BOTTOM. TOP is defined as 0xFF when WGM0[2:0]=0x3. TOP is defined as OCR0A when WGM0[2:0]=0x7. In non-inverting Compare Output mode, the Output Compare register (OC0x) is cleared on the compare match between TCNT0 and OCR0x, and set at BOTTOM. In inverting Compare Output mode, the output is set on compare match and cleared at BOTTOM. Due to the single-slope operation, the operating frequency of the Fast PWM mode can be twice as high as the phase correct PWM modes, which use dual-slope operation. This high frequency makes the Fast PWM mode well suited for power regulation, rectification, and DAC applications. High frequency allows physically small sized external components (coils, capacitors), and therefore reduces total system cost. In Fast PWM mode, the counter is incremented until the counter value matches the TOP value. The counter is then cleared at the following timer clock cycle. The timing diagram for the Fast PWM mode is shown below. The TCNT0 value is in the timing diagram shown as a histogram for illustrating the single-slope operation. The diagram includes non-inverted and inverted PWM outputs. The small horizontal lines on the TCNT0 slopes mark compare matches between OCR0x and TCNT0. The Timer/Counter Overflow flag (TOV0) is set each time the counter reaches TOP. If the interrupt is enabled, the interrupt handler routine can be used for updating the compare value. In Fast PWM mode, the compare unit allows generation of PWM waveforms on the OC0x pins. Writing the TCCR0A.COM0x[1:0] bits to 0x2 will produce a non-inverted PWM; TCCR0A.COM0x[1:0]=0x3 will produce an inverted PWM output. Writing the TCCR0A.COM0A[1:0] bits to 0x1 allows the OC0A pin to toggle on compare matches if the TCCRnB.WGMn2 bit is set. This option is not available for the OC0B pin. The actual OC0x value will only be visible on the port pin if the data direction for the port pin is set as output. The PWM waveform is generated by setting (or clearing) the OC0x register at the compare match between OCR0x and TCNT0, and clearing (or setting) the OC0x register at the timer clock cycle the counter is cleared (changes from TOP to BOTTOM). The PWM frequency for the output can be calculated by the following equation: $$f_{\text{OCnxPWM}} = \frac{f_{\text{clk\_I/O}}}{N \cdot 256}$$ *N* represents the prescale divider (1, 8, 64, 256, or 1024). The extreme values for the OCR0A register represent special cases for PWM waveform output in the Fast PWM mode: If OCR0A is written equal to BOTTOM, the output will be a narrow spike for each MAX +1 timer clock cycle. Writing OCR0A=MAX will result in a constantly high or low output (depending on the polarity of the output set by the COM0A[1:0] bits.) A frequency waveform output with 50% duty cycle can be achieved in Fast PWM mode by selecting OC0x to toggle its logical level on each compare match (COM0x[1:0]=0x1). The waveform generated will have a maximum frequency of $f_{\rm OC0}$ = $f_{\rm clk\_I/O}/2$ when OCR0A=0x00. This feature is similar to the OC0A toggle in CTC mode, except double buffering of the output compare unit is enabled in the Fast PWM mode. ## 18.7.4 Phase Correct PWM Mode The Phase Correct PWM mode (WGM0[2:0]=0x1 or WGM0[2:0]=0x5) provides a high resolution, phase correct PWM waveform generation. The Phase Correct PWM mode is based on dual-slope operation: The counter counts repeatedly from BOTTOM to TOP, and then from TOP to BOTTOM. When WGM0[2:0]=0x1 TOP is defined as 0xFF. When WGM0[2:0]=0x5, TOP is defined as OCR0A. In non-inverting Compare Output mode, the Output Compare (OC0x) bit is cleared on compare match between TCNT0 and OCR0x while up-counting and OC0x is set on the compare match while down-counting. In inverting Output Compare mode, the operation is inverted. The dual-slope operation has a lower maximum operation frequency than single-slope operation. Due to the symmetric feature of the dual-slope PWM modes, these modes are preferred for motor control applications. In Phase Correct PWM mode the counter is incremented until the counter value matches TOP. When the counter reaches TOP, it changes the count direction. The TCNT0 value will be equal to TOP for one timer clock cycle. The timing diagram for the Phase Correct PWM mode is shown below. The TCNT0 value is shown as a histogram for illustrating the dual-slope operation. The diagram includes non-inverted and inverted PWM outputs. The small horizontal line marks on the TCNT0 slopes represent compare matches between OCR0x and TCNT0. OCnx Interrupt Flag Set OCRnx Update TOVn Interrupt Flag Set TONTn OCnx (COMnx[1:0] = 2) (COMnx[1:0] = 3) Figure 18-7. Phase Correct PWM Mode, Timing Diagram **Note:** The "n" in the register and bit names indicates the device number (n = 0 for Timer/Counter 0), and the "x" indicates Output Compare unit (A/B). The Timer/Counter Overflow flag (TOV0) is set each time the counter reaches BOTTOM. The interrupt flag can be used to generate an interrupt each time the counter reaches the BOTTOM value. In Phase Correct PWM mode, the compare unit allows generation of PWM waveforms on the OC0x pin. Writing the COM0x[1:0] bits to 0x2 will produce a non-inverted PWM. An inverted PWM output can be generated by writing COM0x[1:0]=0x3. Setting the Compare Match Output A Mode bit to '1' (TCCR0A.COM0A0) allows the OC0A pin to toggle on Compare Matches if the TCCR0B.WGM02 bit is set. This option is not available for the OC0B pin. The actual OC0x value will only be visible on the port pin if the data direction for the port pin is set as output. The PWM waveform is generated by clearing (or setting) the OC0x register at the compare match between OCR0x and TCNT0 when the counter increments, and setting (or clearing) the OC0x register at compare match between OCR0x and TCNT0 when the counter decrements. The PWM frequency for the output when using Phase Correct PWM can be calculated by: DS40001906C-page 144 $$f_{\text{OCnxPCPWM}} = \frac{f_{\text{clk\_I/O}}}{N \cdot 510}$$ N represents the prescaler factor (1, 8, 64, 256, or 1024). The extreme values for the OCR0A register represent special cases when generating a PWM waveform output in the Phase Correct PWM mode: If the OCR0A register is written equal to BOTTOM, the output will be continuously low. If OCR0A is written to MAX, the output will be continuously high for non-inverted PWM mode. For inverted PWM the output will have the opposite logic values. At the very start of period 2 in the timing diagram above, OC0x has a transition from high to low even though there is no compare match. This transition serves to guarantee symmetry around BOTTOM. There are two cases that give a transition without Compare Match: - OCR0x changes its value from MAX, as in the timing diagram. When the OCR0A value is MAX, the OC0 pin value is the same as the result of a down-counting compare match. To ensure symmetry around BOTTOM the OC0x value at MAX must correspond to the result of an up-counting compare match. - The timer starts up-counting from a value higher than the one in OCR0x, and for that reason misses the compare match and consequently, the OC0x does not undergo the change that would have happened on the way up. # 18.8 Timer/Counter Timing Diagrams The Timer/Counter is a synchronous design and the timer clock ( $clk_{T0}$ ) is therefore shown as a clock enable signal in the following figures. If the given instance of the TC0 supports an Asynchronous mode, $clk_{I/O}$ should be replaced by the TC oscillator clock. The figures include information on when interrupt flags are set. The first figure below illustrates timing data for basic Timer/Counter operation close to the MAX value in all modes other than Phase Correct PWM mode. Figure 18-8. Timer/Counter Timing Diagram, no Prescaling **Note:** The "n" in the register and bit names indicates the device number (n = 0 for Timer/Counter 0), and the "x" indicates output compare unit (A/B). The next figure shows the same timing data, but with the prescaler enabled. **Note:** The "n" in the register and bit names indicates the device number (n = 0 for Timer/Counter 0), and the "x" indicates output compare unit (A/B). The next figure shows the setting of OCF0B in all modes and OCF0A in all modes (except CTC mode and PWM mode where OCR0A is TOP). Figure 18-10. Timer/Counter Timing Diagram, Setting of OCF0x, with Prescaler (f<sub>clk I/O</sub>/8) **Note:** The "n" in the register and bit names indicates the device number (n = 0 for Timer/Counter 0), and the "x" indicates output compare unit (A/B). The next figure shows the setting of OCF0A and the clearing of TCNT0 in CTC mode and fast PWM mode where OCR0A is TOP. **Note:** The "n" in the register and bit names indicates the device number (n = 0 for Timer/Counter 0), and the "x" indicates output compare unit (A/B). ## 18.9 Register Description #### 18.9.1 TC0 Control Register A Name: TCCR0A Offset: 0x44 Reset: 0x00 Property: When addressing as I/O register: address offset is 0x24 | BIL | 1 | О | 5 | 4 | 3 | 2 | 1 | U | |--------|-----|---------|------|---------|---|---|-----|---------| | | COM | 0A[1:0] | COMO | B [1:0] | | | WGM | 10[1:0] | | Access | R/W | R/W | R/W | R/W | | | R/W | R/W | | Reset | 0 | 0 | 0 | 0 | | | 0 | 0 | #### Bits 7:6 - COM0A[1:0] Compare Output Mode for Channel A These bits control the Output Compare pin (OC0A) behavior. If one or both of the COM0A[1:0] bits are set, the OC0A output overrides the normal port functionality of the I/O pin it is connected to. However, note that the Data Direction Register (DDR) bit corresponding to the OC0A pin must be set in order to enable the output driver. When OC0A is connected to the pin, the function of the COM0A[1:0] bits depends on the WGM0[2:0] bit setting. The table below shows the COM0A[1:0] bit functionality when the WGM0[2:0] bits are set to a normal or CTC mode (non-PWM). Table 18-3. Compare Output Mode, Non-PWM | COM0A[1] | COM0A[0] | Description | |----------|----------|-------------------------------------------| | 0 | 0 | Normal port operation, OC0A disconnected. | | 0 | 1 | Toggle OC0A on compare match. | | 1 | 0 | Clear OC0A on compare match. | | 1 | 1 | Set OC0A on compare match. | The table below shows the COM0A[1:0] bit functionality when the WGM0[1:0] bits are set to fast PWM mode. Table 18-4. Compare Output Mode, Fast PWM<sup>(1)</sup> | COM0A[1] | COM0A[0] | Description | |----------|----------|-----------------------------------------------------------------------------------------------| | 0 | 0 | Normal port operation, OC0A disconnected. | | 0 | 1 | WGM0[2:0]: Normal port operation, OC0A disconnected. WGM0[2:1]: Toggle OC0A on compare match. | | 1 | 0 | Clear OC0A on compare match, set OC0A at BOTTOM (Non-inverting mode). | | 1 | 1 | Set OC0A on compare match, clear OC0A at BOTTOM (Inverting mode). | #### Note: 1. A special case occurs when OCR0A equals TOP and COM0A[1] is set. In this case the compare match is ignored, but the set or clear is done at BOTTOM. Refer to Fast PWM Mode for details. The table below shows the COM0A[1:0] bit functionality when the WGM0[2:0] bits are set to phase correct PWM mode. Table 18-5. Compare Output Mode, Phase Correct PWM Mode<sup>(1)</sup> | COM0A[1] | COM0A[0] | Description | |----------|----------|-----------------------------------------------------------------------------------------------| | 0 | 0 | Normal port operation, OC0A disconnected. | | 0 | 1 | WGM0[2:0]: Normal port operation, OC0A disconnected. WGM0[2:1]: Toggle OC0A on compare match. | | 1 | 0 | Clear OC0A on compare match when up-counting. Set OC0A on compare match when down-counting. | | 1 | 1 | Set OC0A on compare match when up-counting. Clear OC0A on compare match when down-counting. | #### Note: A special case occurs when OCR0A equals TOP and COM0A[1] is set. In this case, the compare match is ignored, but the set or clear is done at TOP. Refer to Phase Correct PWM Mode for details. #### Bits 5:4 - COM0B [1:0] Compare Output Mode for Channel B These bits control the Output Compare pin (OC0B) behavior. If one or both of the COM0B[1:0] bits are set, the OC0B output overrides the normal port functionality of the I/O pin it is connected to. However, note that the Data Direction Register (DDR) bit corresponding to the OC0B pin must be set in order to enable the output driver. When OC0B is connected to the pin, the function of the COM0B[1:0] bits depends on the WGM0[2:0] bit setting. The table shows the COM0B[1:0] bit functionality when the WGM0[2:0] bits are set to a normal or CTC mode (non- PWM). Table 18-6. Compare Output Mode, Non-PWM | COM0B[1] | СОМ0В[0] | Description | |----------|----------|-------------------------------------------| | 0 | 0 | Normal port operation, OC0B disconnected. | | 0 | 1 | Toggle OC0B on compare match. | | 1 | 0 | Clear OC0B on compare match. | | 1 | 1 | Set OC0B on compare match. | The table below shows the COM0B[1:0] bit functionality when the WGM0[2:0] bits are set to fast PWM mode. Table 18-7. Compare Output Mode, Fast PWM<sup>(1)</sup> | COM0B[1] | COM0B[0] | Description | |----------|----------|-------------------------------------------| | 0 | 0 | Normal port operation, OC0B disconnected. | | 0 | 1 | Reserved. | | COM0B[1] | СОМ0В[0] | Description | |----------|----------|------------------------------------------------------------------------| | 1 | 0 | Clear OC0B on compare match, set OC0B at BOTTOM, (Non-inverting mode). | | 1 | 1 | Set OC0B on compare match, clear OC0B at BOTTOM, (Inverting mode). | #### Note: 1. A special case occurs when OCR0B equals TOP and COM0B1 is set. In this case, the compare match is ignored, but the set or clear is done at TOP. Refer to Fast PWM Mode for details. The table below shows the COM0B[1:0] bit functionality when the WGM0[2:0] bits are set to phase correct PWM mode. Table 18-8. Compare Output Mode, Phase Correct PWM Mode<sup>(1)</sup> | COM0B[1] | COM0B[0] | Description | |----------|----------|---------------------------------------------------------------------------------------------| | 0 | 0 | Normal port operation, OC0B disconnected. | | 0 | 1 | Reserved. | | 1 | 0 | Clear OC0B on compare match when up-counting. Set OC0B on compare match when down-counting. | | 1 | 1 | Set OC0B on compare match when up-counting. Clear OC0B on compare match when down-counting. | #### Note: A special case occurs when OCR0B equals TOP and COM0B[1] is set. In this case, the compare match is ignored, but the set or clear is done at TOP. Refer to Phase Correct PWM Mode for details. #### Bits 1:0 - WGM0[1:0] Waveform Generation Mode Combined with the WGM02 bit found in the TCCR0B register, these bits control the counting sequence of the counter, the source for maximum (TOP) counter value, and what type of waveform generation to be used. Modes of operation supported by the Timer/Counter unit are: Normal mode (counter), Clear Timer on Compare Match (CTC) mode, and two types of Pulse Width Modulation (PWM) modes (see Modes of Operation). Table 18-9. Waveform Generation Mode Bit Description | Mode | WGM0[2] | WGM0[1] | WGM0[0] | Timer/Counter Mode of Operation | TOP | Update of OCR0x at | TOV Flag Set on (1)(2) | |------|---------|---------|---------|---------------------------------|-------|--------------------|------------------------| | 0 | 0 | 0 | 0 | Normal | 0xFF | Immediate | MAX | | 1 | 0 | 0 | 1 | PWM, Phase Correct | 0xFF | TOP | BOTTOM | | 2 | 0 | 1 | 0 | СТС | OCR0A | Immediate | MAX | | 3 | 0 | 1 | 1 | Fast PWM | 0xFF | ВОТТОМ | MAX | | 4 | 1 | 0 | 0 | Reserved | - | - | - | | 5 | 1 | 0 | 1 | PWM, Phase Correct | OCR0A | TOP | BOTTOM | | 6 | 1 | 1 | 0 | Reserved | - | - | - | | 7 | 1 | 1 | 1 | Fast PWM | OCR0A | BOTTOM | TOP | #### Note: - 1. MAX = 0xFF - 2. BOTTOM = 0x00 #### 18.9.2 TC0 Control Register B Name: TCCR0B Offset: 0x45 Reset: 0x00 **Property:** When addressing as I/O register: address offset is 0x25 | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |--------|-------|-------|---|---|----------|-----|----------|-----| | | FOC0A | FOC0B | | | WGM0 [2] | | CS0[2:0] | | | Access | R/W | R/W | | | R/W | R/W | R/W | R/W | | Reset | 0 | 0 | | | 0 | 0 | 0 | 0 | #### Bit 7 - FOC0A Force Output Compare A The FOC0A bit is only active when the WGM bits specify a non-PWM mode. To ensure compatibility with future devices, this bit must be set to zero when TCCR0B is written when operating in PWM mode. When writing a logical one to the FOC0A bit, an immediate compare match is forced on the waveform generation unit. The OC0A output is changed according to its COM0A[1:0] bits setting. The FOC0A bit is implemented as a strobe. Therefore, it is the value present in the COM0A[1:0] bits that determines the effect of the forced compare. A FOC0A strobe will not generate any interrupt, nor will it clear the timer in CTC mode using OCR0A as TOP. The FOC0A bit is always read as zero. #### Bit 6 - FOC0B Force Output Compare B The FOC0B bit is only active when the WGM bits specify a non-PWM mode. To ensure compatibility with future devices, this bit must be set to zero when TCCR0B is written when operating in PWM mode. When writing a logical one to the FOC0B bit, an immediate compare match is forced on the waveform generation unit. The OC0B output is changed according to its COM0B[1:0] bits setting. The FOC0B bit is implemented as a strobe. Therefore, it is the value present in the COM0B[1:0] bits that determines the effect of the forced compare. A FOC0B strobe will not generate any interrupt, nor will it clear the timer in CTC mode using OCR0B as TOP. The FOC0B bit is always read as zero. #### Bit 3 - WGM0 [2] Waveform Generation Mode Refer to TCCR0A register. #### Bits 2:0 - CS0[2:0] Clock Select 0 The three clock select bits select the clock source to be used by the Timer/Counter. Table 18-10. Clock Select Bit Description | CS0[2] | CS0[1] | CS0[0] | Description | |--------|--------|--------|-----------------------------------------| | 0 | 0 | 0 | No clock source (Timer/Counter stopped) | | 0 | 0 | 1 | clk <sub>I/O</sub> /1 (no prescaling) | # ATmega328PB ## TC0 - 8-bit Timer/Counter0 with PWM | CS0[2] | CS0[1] | CS0[0] | Description | |--------|--------|--------|---------------------------------------------------------| | 0 | 1 | 0 | clk <sub>I/O</sub> /8 (from prescaler) | | 0 | 1 | 1 | clk <sub>I/O</sub> /64 (from prescaler) | | 1 | 0 | 0 | clkl/O/256 (from prescaler) | | 1 | 0 | 1 | clk <sub>I/O</sub> /1024 (from prescaler) | | 1 | 1 | 0 | External clock source on T0 pin. Clock on falling edge. | | 1 | 1 | 1 | External clock source on T0 pin. Clock on rising edge. | If external pin modes are used for the Timer/Counter0, transitions on the T0 pin will clock the counter even if the pin is configured as an output. This feature allows software control of the counting. ### 18.9.3 TC0 Interrupt Mask Register Name: TIMSK0 Offset: 0x6E Reset: 0x00 Property: | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | |--------|---|---|---|---|---|--------|--------|-------|---| | | | | | | | OCIE0B | OCIE0A | TOIE0 | 1 | | Access | | | | | | R/W | R/W | R/W | _ | | Reset | | | | | | 0 | 0 | 0 | | # **Bit 2 – OCIE0B** Timer/Counter0, Output Compare B Match Interrupt Enable When the OCIE0B bit is written to one, and the I-bit in the Status register is set, the Timer/Counter compare match B interrupt is enabled. The corresponding interrupt is executed if a compare match in Timer/Counter occurs, i.e., when the OCF0B bit is set in TIFR0. **Bit 1 – OCIE0A** Timer/Counter0, Output Compare A Match Interrupt Enable When the OCIE0A bit is written to one, and the I-bit in the Status register is set, the Timer/Counter0 Compare Match A interrupt is enabled. The corresponding interrupt is executed if a compare match in Timer/Counter0 occurs, i.e., when the OCF0A bit is set in TIFR0. #### Bit 0 - TOIE0 Timer/Counter0, Overflow Interrupt Enable When the TOIE0 bit is written to one, and the I-bit in the Status register is set, the Timer/Counter0 overflow interrupt is enabled. The corresponding interrupt is executed if an overflow in Timer/Counter0 occurs, i.e., when the TOV0 bit is set in TIFR0. #### 18.9.4 General Timer/Counter Control Register Name: GTCCR Offset: 0x43 Reset: 0x00 **Property:** When addressing as I/O register: address offset is 0x23 When addressing I/O registers as data space using LD and ST instructions, the provided offset must be used. When using the I/O specific commands IN and OUT, the offset is reduced by 0x20, resulting in an I/O address offset within 0x00 - 0x3F. The device is a complex microcontroller with more peripheral units than can be supported within the 64 locations reserved in Opcode for the IN and OUT instructions. For the extended I/O space from 0x60 in SRAM, only the ST/STS/STD and LD/LDS/LDD instructions can be used. | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |--------|-----|---|---|---|---|---|--------|---------| | | TSM | | | | | | PSRASY | PSRSYNC | | Access | R/W | | | | | | R/W | R/W | | Reset | 0 | | | | | | 0 | 0 | #### Bit 7 - TSM Timer/Counter Synchronization Mode Writing the TSM bit to one activates the Timer/Counter Synchronization mode. In this mode, the value that is written to the PSRASY and PSRSYNC bits is kept, hence keeping the corresponding prescaler reset signals asserted. This ensures that the corresponding Timer/Counters are halted and can be configured to the same value without the risk of one of them advancing during configuration. When the TSM bit is written to zero, the PSRASY and PSRSYNC bits are cleared by hardware, and the Timer/Counters start counting simultaneously. #### Bit 1 - PSRASY Prescaler Reset Timer/Counter2 When this bit is one, the Timer/Counter2 prescaler will be reset. This bit is normally cleared immediately by hardware. If the bit is written when Timer/Counter2 is operating in Asynchronous mode, the bit will remain one until the prescaler has been reset. The bit will not be cleared by hardware if the TSM bit is set. #### Bit 0 - PSRSYNC Prescaler Reset When this bit is one, Timer/Counter 0, 1, 3, 4 prescaler will be Reset. This bit is normally cleared immediately by hardware, except if the TSM bit is set. Note that Timer/Counter 0, 1, 3, 4 share the same prescaler and a reset of this prescaler will affect the mentioned timers. #### 18.9.5 TC0 Counter Value Register Name: TCNT0 Offset: 0x46 Reset: 0x00 **Property:** When addressing as I/O Register: address offset is 0x26 When addressing I/O registers as data space using LD and ST instructions, the provided offset must be used. When using the I/O specific commands IN and OUT, the offset is reduced by 0x20, resulting in an I/O address offset within 0x00 - 0x3F. The device is a complex microcontroller with more peripheral units than can be supported within the 64 locations reserved in Opcode for the IN and OUT instructions. For the extended I/O space from 0x60 in SRAM, only the ST/STS/STD and LD/LDS/LDD instructions can be used. | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |--------|-----|-----|-----|------|--------|-----|-----|-----| | | | | | TCNT | 0[7:0] | | | | | Access | R/W | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | ## Bits 7:0 - TCNT0[7:0] TC0 Counter Value The Timer/Counter register gives direct access, both for read and write operations, to the Timer/Counter unit 8-bit counter. Writing to the TCNT0 register blocks (removes) the compare match on the following timer clock. Modifying the counter (TCNT0) while the counter is running, introduces a risk of missing a compare match between TCNT0 and the OCR0x registers. #### 18.9.6 TC0 Output Compare Register A Name: OCR0A Offset: 0x47 Reset: 0x00 Property: When addressing as I/O register: address offset is 0x27 When addressing I/O registers as data space using LD and ST instructions, the provided offset must be used. When using the I/O specific commands IN and OUT, the offset is reduced by 0x20, resulting in an I/O address offset within 0x00 - 0x3F. The device is a complex microcontroller with more peripheral units than can be supported within the 64 locations reserved in Opcode for the IN and OUT instructions. For the extended I/O space from 0x60 in SRAM, only the ST/STS/STD and LD/LDS/LDD instructions can be used. | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |--------|-----|-----|-----|------|--------|-----|-----|-----| | | | | | OCR0 | A[7:0] | | | | | Access | R/W | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | ## Bits 7:0 - OCR0A[7:0] Output Compare 0 A The output compare register A contains an 8-bit value that is continuously compared with the counter value (TCNT0). A match can be used to generate an output compare interrupt or to generate a waveform output on the OC0A pin. #### 18.9.7 TC0 Output Compare Register B Name: OCR0B Offset: 0x48 Reset: 0x00 Property: When addressing as I/O register: address offset is 0x28 When addressing I/O registers as data space using LD and ST instructions, the provided offset must be used. When using the I/O specific commands IN and OUT, the offset is reduced by 0x20, resulting in an I/O address offset within 0x00 - 0x3F. The device is a complex microcontroller with more peripheral units than can be supported within the 64 locations reserved in Opcode for the IN and OUT instructions. For the extended I/O space from 0x60 in SRAM, only the ST/STS/STD and LD/LDS/LDD instructions can be used. | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |--------|-----|-----|-----|------|--------|-----|-----|-----| | | | | | OCR0 | B[7:0] | | | | | Access | R/W | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | ## Bits 7:0 - OCR0B[7:0] Output Compare 0 B The output compare register B contains an 8-bit value that is continuously compared with the counter value (TCNT0). A match can be used to generate an output compare interrupt or to generate a waveform output on the OC0B pin. #### 18.9.8 TC0 Interrupt Flag Register TIFR0 Name: Offset: 0x35 Reset: 0x00 Property: When addressing as I/O Register: address offset is 0x15 When addressing I/O registers as data space using LD and ST instructions, the provided offset must be used. When using the I/O specific commands IN and OUT, the offset is reduced by 0x20, resulting in an I/O address offset within 0x00 - 0x3F. The device is a complex microcontroller with more peripheral units than can be supported within the 64 locations reserved in Opcode for the IN and OUT instructions. For the extended I/O space from 0x60 in SRAM, only the ST/STS/STD and LD/LDS/LDD instructions can be used. #### Bit 2 - OCF0B Timer/Counter 0, Output Compare B Match Flag The OCF0B bit is set when a compare match occurs between the Timer/Counter and the data in OCR0B - Output Compare Register B. OCF0B is cleared by hardware when executing the corresponding interrupt handling vector. Alternatively, OCF0B is cleared by writing a logic one to the flag. When the I-bit in SREG, OCIE0B (Timer/Counter Compare B Match Interrupt Enable), and OCF0B are set, the Timer/ Counter Compare Match Interrupt is executed. #### Bit 1 - OCF0A Timer/Counter 0, Output Compare A Match Flag The OCF0A bit is set when a compare match occurs between the Timer/Counter0 and the data in OCR0A - Output Compare Register0. OCF0A is cleared by hardware when executing the corresponding interrupt handling vector. Alternatively, OCF0A is cleared by writing a logic one to the flag. When the I-bit in SREG, OCIE0A (Timer/Counter0 Compare Match Interrupt Enable), and OCF0A are set, the Timer/Counter0 Compare Match Interrupt is executed. #### Bit 0 - TOV0 Timer/Counter 0, Overflow Flag The bit TOV0 is set when an overflow occurs in Timer/Counter0. TOV0 is cleared by hardware when executing the corresponding interrupt handling vector. Alternatively, TOV0 is cleared by writing a logic one to the flag. When the SREG I-bit, TOIE0 (Timer/Counter0 Overflow Interrupt Enable), and TOV0 are set, the Timer/Counter 0 Overflow interrupt is executed. The setting of this flag is dependent on the WGM0[2:0] bit setting. Refer to bit description of WGM0 in TCCR0A. #### **Related Links** TCCR0A #### 19. TC1, 3, 4 - 16-bit Timer/Counter1, 3, 4 with PWM #### 19.1 **Features** - Three 16-bit Timer/Counter instances TC1, TC3, TC4. - True 16-bit Design (i.e., allows 16-bit PWM) - Two Independent Output Compare Units - **Double Buffered Output Compare Registers** - One Input Capture Unit - Input Capture Noise Canceler - Clear Timer on Compare Match (Auto Reload) - Glitch-free, Phase Correct Pulse Width Modulator (PWM) - Variable PWM Period - Frequency Generator - **External Event Counter** - Independent Interrupt Sources (TOV, OCFA, OCFB, and ICF) #### 19.2 Overview The 16-bit Timer/Counter unit allows accurate program execution timing (event management), wave generation, and signal timing measurement. A block diagram of the 16-bit Timer/Counter is shown below. CPU accessible I/O registers, including I/O bits and I/O pins, are shown in bold. The device-specific I/O register and bit locations are listed in Register Description. For the actual placement of I/O pins, refer to the Pin Configurations description. #### **Related Links** I/O-Ports Pin Configurations #### 19.2.1 **Definitions** Many register and bit references in this section are written in general form: - n=1,3,4 represents the Timer/Counter number - x=A,B represents the Output Compare Unit A or B However, when using the register or bit definitions in a program, the precise form must be used, i.e., TCNT3 for accessing Timer/Counter 3 counter value. The following definitions are used extensively throughout the section: | | | <b>-</b> | |-------|------|-------------| | Table | 19_1 | Definitions | | воттом | The counter reaches the BOTTOM when it becomes zero (0x0 for 8-bit counters, or 0x00 for 16-bit counters). | |--------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | MAX | The counter reaches its MAXimum when it becomes 0xF (decimal 15, for 8-bit counters) or 0xFF (decimal 255, for 16-bit counters). | | TOP | The counter reaches the TOP when it becomes equal to the highest value in the count sequence. The TOP value can be assigned to be the fixed value MAX or the value stored in the OCRnA Register. The assignment is dependent on the mode of operation. | #### 19.2.2 Registers The Timer/Counter (TCNTn), Output Compare Registers (OCRA/B), and Input Capture Register (ICRn) are all 16-bit registers. Special procedures must be followed when accessing the 16-bit registers. These procedures are described in section Accessing 16-bit Timer/Counter Registers. The Timer/Counter Control Registers (TCCRnA/B/C) are 8-bit registers and have no CPU access restrictions. Interrupt requests (abbreviated to Int.Req. in the block diagram) signals are all visible in the Timer Interrupt Flag Register (TIFRn). All interrupts are individually masked with the Timer Interrupt Mask Register (TIMSKn). TIFRn and TIMSKn are not shown in the figure. The Timer/Counter can be clocked internally, via the prescaler, or by an external clock source on the Tn pin. The clock select logic block controls which clock source and edge the Timer/Counter uses to increment (or decrement) its value. The Timer/Counter is inactive when no clock source is selected. The output from the clock select logic is referred to as the timer clock ( $clk_{Tn}$ ). The double buffered Output Compare Registers (OCRnA/B) are compared with the Timer/Counter value at all time. The result of the compare can be used by the waveform generator to generate a PWM or variable frequency output on the Output Compare pin (OCnA/B). See Output Compare Units. The compare match event will also set the Compare Match Flag (OCFnA/B), which can be used to generate an output compare interrupt request. The input capture register can capture the Timer/Counter value at a given external (edge triggered) event on either the Input Capture pin (ICPn) or on the analog comparator pins. The input capture unit includes a digital filtering unit (Noise canceler) for reducing the chance of capturing noise spikes. The TOP value, or maximum Timer/Counter value, can in some modes of operation be defined by either the OCRnA register, the ICRn register, or by a set of fixed values. When using OCRnA as TOP value in a PWM mode, the OCRnA register cannot be used for generating a PWM output. However, the TOP value will, in this case, be double buffered allowing the TOP value to be changed in runtime. If a fixed TOP value is required, the ICRn register can be used as an alternative, freeing the OCRnA to be used as PWM output. #### 19.3 Accessing 16-bit Timer/Counter Registers The TCNTn, OCRnA/B, and ICRn are 16-bit registers that can be accessed by the AVR CPU via the 8-bit data bus. The 16-bit register must be accessed byte-wise, using two read or write operations. Each 16-bit timer has a single 8-bit TEMP register for temporary storing of the high byte of the 16-bit access. The same temporary register is shared between all 16-bit registers within each 16-bit timer. Accessing the low byte triggers the 16-bit read or write operation: When the low byte of a 16-bit register is written by the CPU, the high byte that is currently stored in TEMP and the low byte being written are both copied into the 16-bit register in the same clock cycle. When the low byte of a 16-bit register is read by the CPU, the high byte of the 16-bit register is copied into the TEMP register in the same clock cycle as the low byte is read, and must be read subsequently. **Note:** To perform a 16-bit write operation, the high byte must be written before the low byte. For a 16-bit read, the low byte must be read before the high byte. Not all 16-bit accesses use the temporary register for the high byte. Reading the OCRnA/B 16-bit registers does not involve using the temporary register. #### 16-bit Access The following code examples show how to access the 16-bit timer registers assuming that no interrupts updates the temporary register. The same principle can be used directly for accessing the OCRnA/B and ICRn registers. Note that when using C, the compiler handles the 16-bit access. ``` Assembly Code Example(1) ... ; Set TCNTn to 0x01FF ldi r17,0x01 ldi r16,0xFF out TCNTnH,r17 out TCNTnL,r16 ; Read TCNTn into r17:r16 in r16,TCNTnL in r17,TCNTnH ... ``` The assembly code example returns the TCNTn value in the r17:r16 register pair. #### C Code Example<sup>(1)</sup> ``` unsigned int i; ... /* Set TCNTn to 0x01FF */ TCNTn = 0x1FF; /* Read TCNTn into i */ i = TCNTn; ... ``` #### Note: 1. The example code assumes that the part specific header file is included. For I/O registers located in extended I/O map, "IN", "OUT", "SBIS", "SBIC", "CBI", and "SBI" instructions must be replaced with instructions that allow access to extended I/O. Typically "LDS" and "STS" combined with "SBRS", "SBRC", "SBR", and "CBR". #### **Atomic Read** It is important to notice that accessing 16-bit registers are atomic operations. If an interrupt occurs between the two instructions accessing the 16-bit register, and the interrupt code updates the temporary register by accessing the same or any other of the 16-bit timer registers, then the result of the access outside the interrupt will be corrupted. Therefore, when both the main code and the interrupt code update the temporary register, the main code must disable the interrupts during the 16-bit access. The following code examples show how to perform an atomic read of the TCNTn register contents. The OCRnA/B or ICRn registers can be ready by using the same principle. #### Assembly Code Example(1) ``` TIM16_ReadTCNTn: ; Save global interrupt flag in r18,SREG ; Disable interrupts cli ; Read TCNTn into r17:r16 in r16,TCNTnL in r17,TCNTnH ; Restore global interrupt flag out SREG,r18 ret ``` The assembly code example returns the TCNTn value in the r17:r16 register pair. ## C Code Example<sup>(1)</sup> ``` unsigned int TIM16_ReadTCNTn( void ) { unsigned char sreg; unsigned int i; /* Save global interrupt flag */ sreg = SREG; /* Disable interrupts */ CLI(); 7* Read TCNTn into i */ i = TCNTn; /* Restore global interrupt flag */ SREG = sreg; return i; } ``` #### Note: The example code assumes that the part specific header file is included. For I/O registers located in extended I/O map, "IN", "OUT", "SBIS", "SBIC", "CBI", and "SBI" instructions must be replaced with instructions that allow access to extended I/O. Typically "LDS" and "STS" combined with "SBRS", "SBRC", "SBR", and "CBR". #### **Atomic Write** The following code examples show how to do an atomic write of the TCNTn register contents. Writing any of the OCRnA/B or ICRn registers can be done by using the same principle. ## Assembly Code Example<sup>(1)</sup> ``` TIM16 WriteTCNTn: ; Save global interrupt flag in r18,SREG ; Disable interrupts cli ; Set TCNTn to r17:r16 out TCNTnH,r17 out TCNTnL,r16 ; Restore global interrupt flag out SREG,r18 ret ``` The assembly code example requires that the r17:r16 register pair contains the value to be written to TCNTn. ## C Code Example<sup>(1)</sup> ``` void TIM16_WriteTCNTn( unsigned int i ) { ``` ``` unsigned char sreg; unsigned int i; /* Save global interrupt flag */ sreg = SREG; /* Disable interrupts */ CLI(); 7* Set TCNTn to i */ TCNTn = i; /* Restore global interrupt flag */ SREG = sreg; } ``` #### Note: The example code assumes that the part specific header file is included. For I/O registers located in extended I/O map, "IN", "OUT", "SBIS", "SBIC", "CBI", and "SBI" instructions must be replaced with instructions that allow access to extended I/O. Typically "LDS" and "STS" combined with "SBRS", "SBRC", "SBR", and "CBR". ### 19.4 Timer/Counter Clock Sources The Timer/Counter can be clocked by an internal or an external clock source. The clock source is selected by the clock select logic, which is controlled by the clock select bits in the Timer/Counter control Register B (TCCRnB.CS[2:0]). #### **Related Links** Timer/Counter 0, 1, 3, 4 Prescalers #### 19.5 Counter Unit The main part of the 16-bit Timer/Counter is the programmable 16-bit bi-directional counter unit, as shown in the block diagram: Figure 19-1. Counter Unit Block Diagram **Note:** The "n" in the register and bit names indicates the device number (n = 1, 3, 4 for Timer/Counter 1, 3, 4), and the "x" indicates Output Compare unit (A/B). **Table 19-2. Signal Description (Internal Signals)** | Signal Name | Description | | | | |-------------|-----------------------------------------|--|--|--| | Count | Increment or decrement TCNTn by 1. | | | | | Direction | Select between increment and decrement. | | | | | Signal Name | Description | | | | |-------------------|--------------------------------------------------------|--|--|--| | Clear | Clear TCNTn (set all bits to zero). | | | | | clk <sub>Tn</sub> | Timer/Counter clock. | | | | | TOP | Signalize that TCNTn has reached maximum value. | | | | | воттом | Signalize that TCNTn has reached minimum value (zero). | | | | The 16-bit counter is mapped into two 8-bit I/O memory locations: Counter High (TCNTnH) containing the upper eight bits of the counter, and Counter Low (TCNTnL) containing the lower eight bits. The TCNTnH register can only be accessed indirectly by the CPU. When the CPU does an access to the TCNTnH I/O location, the CPU accesses the high byte temporary register (TEMP). The temporary register is updated with the TCNTnH value when the TCNTnL is read, and TCNTnH is updated with the temporary register value when TCNTnL is written. This allows the CPU to read or write the entire 16-bit counter value within one clock cycle via the 8-bit data bus. **Note:** That there are special cases when writing to the TCNTn register while the counter is counting will give unpredictable results. These special cases are described in the sections where they are of importance. Depending on the selected mode of operation, the counter is cleared, incremented, or decremented at each timer clock ( $clk_{Tn}$ ). The clock $clk_{Tn}$ can be generated from an external or internal clock source, as selected by the clock select bits in the Timer/Countern control register B (TCCRnB.CS[2:0]). When no clock source is selected (CS[2:0]=0x0) the timer is stopped. However, the TCNTn value can be accessed by the CPU, independent of whether $clk_{Tn}$ is present or not. A CPU write overrides (i.e., has priority over) all counter clear or count operations. The counting sequence is determined by the setting of the waveform generation mode bits in the Timer/ Counter Control Registers A and B (TCCRnB.WGMn[3:2] and TCCRnA.WGMn[1:0]). There are close connections between how the counter behaves (counts) and how waveforms are generated on the Output Compare outputs OC0x. For more details about advanced counting sequences and waveform generation, see Modes of Operation. The Timer/Counter Overflow Flag in the TCn Interrupt Flag Register (TIFRn.TOV) is set according to the mode of operation selected by the WGMn[3:0] bits. TOV can be used for generating a CPU interrupt. ## 19.6 Input Capture Unit The Timer/Countern incorporates an input capture unit that can capture external events and give them a time-stamp indicating time of occurrence. The external signal indicating an event, or multiple events, can be applied via the ICPn pin or alternatively, via the analog-comparator unit. The time-stamps can then be used to calculate frequency, duty-cycle, and other features of the signal applied. Alternatively, the time-stamps can be used for creating a log of the events. The input capture unit is illustrated by the block diagram below. The elements of the block diagram that are not directly a part of the input capture unit are gray shaded. The lower case "n" in register and bit names indicates the Timer/Counter number. DS40001906C-page 164 Figure 19-2. Input Capture Unit Block Diagram for TCn **Note:** The "n" in the register and bit names indicates the device number (n = 1, 3, 4 for Timer/Counter 1, 3, 4), and the "x" indicates output compare unit (A/B). When a change of the logic level (an event) occurs on the input capture pin (ICPn), or alternatively on the Analog Comparator Output (ACO), and this change confirms to the setting of the edge detector, a capture will be triggered: the 16-bit value of the counter (TCNTn) is written to the Input Capture Register (ICRn). The Input Capture Flag (ICF) is set at the same system clock cycle as the TCNTn value is copied into the ICRn . If enabled (TIMSKn.ICIE=1), the Input capture flag generates an input capture interrupt. The ICFn is automatically cleared when the interrupt is executed. Alternatively, the ICF can be cleared by software by writing '1' to its I/O bit location. Reading the 16-bit value in the ICRn is done by first reading the low byte (ICRnL) and then the high byte (ICRnH). When the low byte is read form ICRnL, the high byte is copied into the high byte temporary register (TEMP). When the CPU reads the ICRnH I/O location it will access the TEMP register. The ICRn can only be written when using a Waveform Generation mode that utilizes the ICRn for defining the counter's TOP value. In these cases the Waveform Generation mode bits (WGMn[3:0]) must be set before the TOP value can be written to the ICRn. When writing the ICRn, the high byte must be written to the ICRnH I/O location before the low byte is written to ICRnL. #### 19.6.1 Input Capture Trigger Source The main trigger source for the input capture unit is the Input Capture pin (ICPn). Timer/Countern can alternatively use the analog comparator output as trigger source for the input capture unit. The analog comparator is selected as a trigger source by setting the Analog Comparator Input Capture (ACIC) bit in the Analog Comparator Control and Status Register (ACSR). Be aware that changing trigger source can trigger a capture. The input capture flag must, therefore, be cleared after the change. Both the Input Capture Pin (ICPn) and the Analog Comparator Output (ACO) inputs are sampled using the same technique as for the Tn pin. The edge detector is identical. However, when the noise canceler is enabled, additional logic is inserted before the edge detector, which increases the delay by four system clock cycles. The input of the noise canceler and edge detector is always enabled unless the Timer/ Counter is set in a Waveform Generation mode that uses ICRn to define TOP. An input capture can be triggered by software by controlling the port of the ICPn pin. #### **Related Links** Timer/Counter 0, 1, 3, 4 Prescalers #### 19.6.2 Noise Canceler The noise canceler improves noise immunity by using a simple digital filtering scheme. The noise canceler input is monitored over four samples, and all four must be equal for changing the output that in turn is used by the edge detector. The noise canceler is enabled by setting the Input Capture Noise Canceler bit in the Timer/Counter Control Register B (TCCRnB.ICNC). When enabled, the noise canceler introduces an additional delay of four system clock cycles between a change applied to the input and the update of the ICRn Register. The noise canceler uses the system clock and is therefore not affected by the prescaler. ### 19.6.3 Using the Input Capture Unit The main challenge when using the input capture unit is to assign enough processor capacity for handling the incoming events. The time between two events is critical. If the processor has not read the captured value in the ICRn before the next event occurs, the ICRn will be overwritten with a new value. In this case the result of the capture will be incorrect. When using the input capture interrupt, the ICRn should be read as early in the interrupt handler routine as possible. Even though the input capture interrupt has relatively high priority, the maximum interrupt response time is dependent on the maximum number of clock cycles it takes to handle any of the other interrupt requests. Using the input capture unit in any mode of operation when the TOP value (resolution) is actively changed during operation, is not recommended. Measurement of an external signal's duty cycle requires that the trigger edge is changed after each capture. Changing the edge sensing must be done as early as possible after the ICRn has been read. After a change of the edge, the ICF must be cleared by software (writing a logical one to the I/O bit location). For measuring frequency only, the clearing of the ICF is not required (if an interrupt handler is used). #### 19.7 Compare Match Output Unit The Compare Output mode (TCCRnA.COMnx[1:0]) bits have two functions. The waveform generator uses the TCCRnA.COMnx[1:0] bits for defining the Output Compare (OCnx) state at the next compare match. Secondly the TCCRnA.COMnx[1:0] bits control the OCnx pin output source. The figure below shows a simplified schematic of the logic affected by the TCCRnA.COMnx[1:0] bit setting. The I/O registers, I/O bits, and I/O pins in the figure are shown in bold. Only the parts of the general I/O port control registers (DDR and PORT) that are affected by the TCCRnA.COMnx[1:0] bits are shown. When referring to the OCnx state, the reference is for the internal OCnx register, not the OCnx pin. If a System Reset occurs, the OCnx register is reset to "0". Figure 19-3. Compare Match Output Unit, Schematic Note: The "n" in the register and bit names indicates the device number (n = 1, 3, 4 for Timer/Counter 1, 3, 4), and the "x" indicates output compare unit (A/B). The general I/O port function is overridden by the Output Compare (OCnx) from the waveform generator if either of the TCCRnA.COMnx[1:0] bits are set. However, the OCnx pin direction (input or output) is still controlled by the Data Direction Register (DDR) for the port pin. The DDR bit for the OCnx pin (DDR OCnx) must be set as output before the OCnx value is visible on the pin. The port override function is generally independent of the waveform generation mode, but there are some exceptions. The design of the output compare pin logic allows initialization of the OCnx state before the output is enabled. Note that some TCCRnA.COMnx[1:0] bit settings are reserved for certain modes of operation. The TCCRnA.COMnx[1:0] bits have no effect on the input capture unit. #### 19.7.1 **Compare Output Mode and Waveform Generation** The waveform generator uses the TCCRnA.COMnx[1:0] bits differently in normal, CTC, and PWM modes. For all modes, setting the TCCRnA.COMnx[1:0] = 0 tells the waveform generator that no action on the OCnx register is to be performed on the next compare match. Refer also to the descriptions of the output modes. A change of the TCCRnA.COMnx[1:0] bits state will have effect at the first compare match after the bits are written. For non-PWM modes, the action can be forced to have immediate effect by using the TCCRnC.FOCnx strobe bits. #### 19.8 **Output Compare Units** The 16-bit comparator continuously compares TCNTn with the Output Compare Register (OCRnx). If TCNT equals OCRnx the comparator signals a match. A match will set the Output Compare Flag (TIFRn.OCFx) at the next timer clock cycle. If enabled (TIMSKn.OCIEx = 1), the output compare flag generates an output compare interrupt. The OCFx is automatically cleared when the interrupt is executed. Alternatively, the OCFx can be cleared by software by writing a logical one to its I/O bit location. The waveform generator uses the match signal to generate an output according to operating mode set by the Waveform Generation mode (WGMn[3:0]) bits and Compare Output mode (COMnx[1:0]) bits. The TOP and BOTTOM signals are used by the waveform generator for handling the special cases of the extreme values in some modes of operation, see Modes of Operation. A special feature of output compare unit A allows it to define the Timer/Counter TOP value (i.e., counter resolution). In addition to the counter resolution, the TOP value defines the period time for waveforms generated by the waveform generator. Below is a block diagram of the output compare unit. The elements of the block diagram that are not directly a part of the output compare unit are gray shaded. Figure 19-4. Output Compare Unit, Block Diagram Note: The "n" in the register and bit names indicates the device number (n = 1, 3, 4 for Timer/Counter 1, 3, 4), and the "x" indicates output compare unit (A/B). The OCRnx is double buffered when using any of the twelve Pulse Width Modulation (PWM) modes. For the Normal and Clear Timer on Compare (CTC) modes of operation, the double buffering is disabled. The double buffering synchronizes the update of the OCRnx to either TOP or BOTTOM of the counting sequence. The synchronization prevents the occurrence of odd-length, non-symmetrical PWM pulses, thereby making the output glitch-free. When double buffering is enabled, the CPU has access to the OCRnx Buffer register. When double buffering is disabled, the CPU will access the OCRnx directly. The content of the OCRnx (Buffer or Compare) register is only changed by a write operation (the Timer/ Counter does not update this register automatically as the TCNTn and ICRn). Therefore OCRnx is not read via the high byte temporary register (TEMP). However, it is good practice to read the low byte first as when accessing other 16-bit registers. Writing the OCRnx must be done via the TEMP register since the compare of all 16 bits is done continuously. The high byte (OCRnxH) has to be written first. When the high byte I/O location is written by the CPU, the TEMP register will be updated by the value written. Then when the low byte (OCRnxL) is written to the lower eight bits, the high byte will be copied into the upper 8-bits of either the OCRnx buffer or OCRnx in the same system clock cycle. ## 19.9 Modes of Operation The mode of operation, i.e., the behavior of the Timer/Counter and the Output Compare pins, is defined by the combination of the Waveform Generation mode (WGMn[3:0]) and Compare Output mode (TCCRnA.COMnx[1:0]) bits. The Compare Output mode bits do not affect the counting sequence, while the Waveform Generation mode bits do. The TCCRnA.COMnx[1:0] bits control whether the PWM output generated should be inverted or not (inverted or non-inverted PWM). For non-PWM modes the TCCRnA.COMnx[1:0] bits control whether the output should be set, cleared, or toggle at a compare match. #### **Related Links** Timer/Counter Timing Diagrams Compare Match Output Unit #### 19.9.1 Normal Mode The simplest mode of operation is the Normal mode (TCCRnA.WGMn[3:0]=0x0). In this mode, the counting direction is always up (incrementing), and no counter clear is performed. The counter simply overruns when it passes its maximum 16-bit value (MAX=0xFFF) and then restarts from BOTTOM=0x0000. In normal operation, the Timer/Counter Overflow Flag (TIFRn.TOV) will be set in the same timer clock cycle as the TCNTn becomes zero. In this case, the TOV flag in behaves like a 17th bit, except that it is only set, not cleared. However, combined with the timer overflow interrupt that automatically clears the TOV flag, the timer resolution can be increased by software. There are no special cases to consider in the Normal mode, a new counter value can be written any time. The input capture unit is easy to use in Normal mode. However, observe that the maximum interval between the external events must not exceed the resolution of the counter. If the interval between events are too long, the timer overflow interrupt or the prescaler must be used to extend the resolution for the capture unit. The output compare units can be used to generate interrupts at some given time. Using the output compare to generate waveforms in Normal mode is not recommended since this will occupy too much of the CPU time. #### 19.9.2 Clear Timer on Compare Match (CTC) Mode In Clear Timer on Compare (CTC) modes (mode 4 or 12, WGMn[3:0]=0x4 or 0xC), the OCRnA or ICRn registers are used to manipulate the counter resolution: the counter is cleared to ZERO when the counter value (TCNTn) matches either the OCRnA (if WGMn[3:0]=0x4) or the ICRn (WGMn[3:0]=0xC). The OCRnA or ICRn define the top value for the counter, hence also its resolution. This mode allows greater control of the compare match output frequency. It simplifies the operation of counting external events. The timing diagram for the CTC mode is shown below. The counter value (TCNTn) increases until a compare match occurs with either OCRnA or ICRn, and then TCNTn is cleared. Figure 19-5. CTC Mode, Timing Diagram Note: The "n" in the register and bit names indicates the device number (n = 1, 3, 4 for Timer/Counter 1, 3, 4), and the "x" indicates output compare unit (A/B). An interrupt can be generated at each time the counter value reaches the TOP value by either using the OCFnA or ICFn flag, depending on the actual CTC mode. If the interrupt is enabled, the interrupt handler routine can be used for updating the TOP value. Note: Changing TOP to a value close to BOTTOM while the counter is running must be done with care since the CTC mode does not provide double buffering. If the new value written to OCRnA is lower than the current value of TCNTn, the counter will miss the compare match. The counter will then count to its maximum value (0xFF for an 8-bit counter, 0xFFFF for a 16-bit counter) and wrap around starting at 0x00 before the compare match will occur. In many cases, this feature is not desirable. An alternative will then be to use the Fast PWM mode using OCRnA for defining TOP (WGMn[3:0]=0xF), since the OCRnA then will be double buffered. For generating a waveform output in CTC mode, the OCnA output can be set to toggle its logical level on each compare match by setting the Compare Output mode bits to toggle mode (COMnA[1:0]=0x1). The OCnA value will not be visible on the port pin unless the data direction for the pin is set to output (DDR OCnA=1). The waveform generated will have a maximum frequency of $f_{OCnA} = f_{clk} I/O/2$ when OCRnA is set to ZERO (0x0000). The waveform frequency is defined by the following equation: $$f_{\text{OCnA}} = \frac{f_{\text{clk\_I/O}}}{2 \cdot N \cdot (1 + \text{OCRnA})}$$ #### Note: - The "n" indicates the device number (n = 1, 3, 4 for Timer/Counter 1, 3, 4), and the "x" indicates Output Compare unit (A/B). - N represents the prescaler factor (1, 8, 64, 256, or 1024). As for the Normal mode of operation, the Timer Counter TOV flag is set in the same timer clock cycle that the counter counts from MAX to 0x0000. #### 19.9.3 **Fast PWM Mode** The Fast Pulse Width Modulation or Fast PWM modes (modes 5, 6, 7, 14, and 15, WGMn[3:0]= 0x5, 0x6, 0x7, 0xE, 0xF) provide a high frequency PWM waveform generation option. The Fast PWM differs from the other PWM options by its single-slope operation. The counter counts from BOTTOM to TOP then restarts from BOTTOM. In non-inverting Compare Output mode, the Output Compare (OCnx) is cleared on the compare match between TCNTn and OCRnx and set at BOTTOM. In inverting Compare Output mode output is set on compare match and cleared at BOTTOM. Due to the single-slope operation, the operating frequency of the Fast PWM mode can be twice as high as the phase correct, and phase and frequency correct PWM modes that use dual-slope operation. This high frequency makes the Fast PWM mode well suited for power regulation, rectification, and DAC applications. High frequency allows physically small sized external components (coils, capacitors), hence reduces total system cost. The PWM resolution for Fast PWM can be fixed to 8-, 9-, or 10-bit, or defined by either ICRn or OCRnA. The minimum resolution allowed is 2-bit (ICRn or OCRnA register set to 0x0003), and the maximum resolution is 16-bit (ICRn or OCRnA registers set to MAX). The PWM resolution in bits can be calculated by using the following equation: $$R_{\text{FPWM}} = \frac{\log(\text{TOP}+1)}{\log(2)}$$ In Fast PWM mode the counter is incremented until the counter value matches either one of the fixed values 0x00FF, 0x01FF, or 0x03FF (WGMn[3:0] = 0x5, 0x6, or 0x7), the value in ICRn (WGMn[3:0]=0xE), or the value in OCRnA (WGMn[3:0]=0xF). The counter is then cleared at the following timer clock cycle. The timing diagram for the Fast PWM mode using OCRnA or ICRn to define TOP is shown below. The TCNTn value is in the timing diagram shown as a histogram for illustrating the single-slope operation. The diagram includes non-inverted and inverted PWM outputs. The small horizontal lines on the TCNTn slopes mark compare matches between OCRnx and TCNTn. The OCnx interrupt flag will be set when a compare match occurs. Figure 19-6. Fast PWM Mode, Timing Diagram Note: The "n" in the register and bit names indicates the device number (n = 1, 3, 4 for Timer/Counter 1, 3, 4), and the "x" indicates output compare unit (A/B). The Timer/Counter Overflow flag (TOVn) is set each time the counter reaches TOP. In addition, when either OCRnA or ICRn is used for defining the TOP value, the OCnA or ICFn flag is set at the same timer clock cycle TOVn is set. If one of the interrupts are enabled, the interrupt handler routine can be used for updating the TOP and compare values. When changing the TOP value the program must ensure that the new TOP value is higher or equal to the value of all of the Compare registers. If the TOP value is lower than any of the Compare registers, a compare match will never occur between the TCNTn and the OCRnx. Note that when using fixed TOP values the unused bits are masked to zero when any of the OCRnx registers are written. The procedure for updating ICRn differs from updating OCRnA when used for defining the TOP value. The ICRn register is not double buffered. This means that if ICRn is changed to a low value when the counter is running with none or a low prescaler value, there is a risk that the new ICRn value written is lower than the current value of TCNTn. As result, the counter will miss the compare match at the TOP value. The counter will then have to count to the MAX value (0xFFFF) and wrap around starting at 0x0000 before the compare match can occur. The OCRnA Register, however, is double buffered. This feature allows the OCRnA I/O location to be written any time. When the OCRnA I/O location is written the value written will be put into the OCRnA Buffer register. The OCRnA Compare register will then be updated with the value in the Buffer register at the next timer clock cycle the TCNTn matches TOP. The update is performed at the same timer clock cycle as the TCNTn is cleared and the TOVn flag is set. Using the ICRn register for defining TOP works well when using fixed TOP values. By using ICRn, the OCRnA is free to be used for generating a PWM output on OCnA. However, if the base PWM frequency is actively changed (by changing the TOP value), using the OCRnA as TOP is clearly a better choice due to its double buffer feature. In Fast PWM mode, the compare units allow generation of PWM waveforms on the OCnx pins. Writing the COMnx[1:0] bits to 0x2 will produce an inverted PWM and a non-inverted PWM output can be generated by writing the COMnx[1:0] to 0x3. The actual OCnx value will only be visible on the port pin if the data direction for the port pin is set as output (DDR\_OCnx). The PWM waveform is generated by setting (or clearing) the OCnx Register at the compare match between OCRnx and TCNTn, and clearing (or setting) the OCnx register at the timer clock cycle the counter is cleared (changes from TOP to BOTTOM). The PWM frequency for the output can be calculated by the following equation: $$f_{\text{OCnxPWM}} = \frac{f_{\text{clk\_I/O}}}{N \cdot (1 + \text{TOP})}$$ #### Note: - The "n" in the register and bit names indicates the device number (n = 1, 3, 4 for Timer/Counter 1, 3, 4), and the "x" indicates output compare unit (A/B). - *N* represents the prescale divider (1, 8, 64, 256, or 1024). The extreme values for the OCRnx registers represent special cases when generating a PWM waveform output in the Fast PWM mode. If the OCRnx is set equal to BOTTOM (0x0000) the output will be a narrow spike for each TOP+1 timer clock cycle. Setting the OCRnx equal to TOP will result in a constant high or low output (depending on the polarity of the output which is controlled by COMnx[1:0]). A frequency waveform output with 50% duty cycle can be achieved in Fast PWM mode by selecting OCnA to toggle its logical level on each compare match (COMnA[1:0]=0x1). This applies only if OCRnA is used to define the TOP value (WGMn[3:0]=0xF). The waveform generated will have a maximum frequency of $f_{\text{OCnA}} = f_{\text{clk\_I/O}}/2$ when OCRnA is set to zero (0x0000). This feature is similar to the OCnA toggle in CTC mode, except the double buffer feature of the output compare unit is enabled in the Fast PWM mode. ### 19.9.4 Phase Correct PWM Mode The Phase Correct Pulse Width Modulation or Phase Correct PWM modes (WGMn[3:0]= 0x1, 0x2, 0x3, 0xA, and 0xB) provide a high resolution, phase correct PWM waveform generation option. The Phase Correct PWM mode is, like the phase and frequency correct PWM mode, based on a dual-slope operation. The counter counts repeatedly from BOTTOM (0x0000) to TOP and then from TOP to BOTTOM. In non-inverting Compare Output mode, the Output Compare (OCnx) is cleared on the compare match between TCNTn and OCRnx while up-counting, and set on the compare match while down-counting. In inverting Output Compare mode, the operation is inverted. The dual-slope operation has lower maximum operation frequency than single-slope operation. However, due to the symmetric feature of the dual-slope PWM modes, these modes are preferred for motor control applications. The PWM resolution for the Phase Correct PWM mode can be fixed to 8-, 9-, or 10-bit, or defined by either ICRn or OCRnA. The minimum resolution allowed is 2-bit (ICRn or OCRnA set to 0x0003), and the maximum resolution is 16-bit (ICRn or OCRnA set to MAX). The PWM resolution in bits can be calculated by using the following equation: $$R_{\text{PCPWM}} = \frac{\log(\text{TOP} + 1)}{\log(2)}$$ In Phase Correct PWM mode the counter is incremented until the counter value matches either one of the fixed values 0x00FF, 0x01FF, or 0x03FF (WGMn[3:0]= 0x1, 0x2, or 0x3), the value in ICRn (WGMn[3:0]=0xA), or the value in OCRnA (WGMn[3:0]=0xB). The counter has then reached the TOP and changes the count direction. The TCNTn value will be equal to TOP for one timer clock cycle. The timing diagram for the Phase Correct PWM mode is shown below, using OCRnA or ICRn to define TOP. The TCNTn value is in the timing diagram shown as a histogram for illustrating the dual-slope operation. The diagram includes non-inverted and inverted PWM outputs. The small horizontal lines on the TCNTn slopes mark compare matches between OCRnx and TCNTn. The OCnx interrupt flag will be set when a compare match occurs. Figure 19-7. Phase Correct PWM Mode, Timing Diagram Note: The "n" in the register and bit names indicates the device number (n = 1, 3, 4 for Timer/Counter 1, 3, 4), and the "x" indicates output compare unit (A/B). The Timer/Counter Overflow flag (TOVn) is set each time the counter reaches BOTTOM. When either OCRnA or ICRn is used for defining the TOP value, the OCnA or ICFn Flag is set accordingly at the same DS40001906C-page 173 timer clock cycle as the OCRnx registers are updated with the double buffer value (at TOP). The interrupt flags can be used to generate an interrupt each time the counter reaches the TOP or BOTTOM value. When changing the TOP value the program must ensure that the new TOP value is higher or equal to the value of all of the compare registers. If the TOP value is lower than any of the compare registers, a compare match will never occur between the TCNTn and the OCRnx. Note that when using fixed TOP values, the unused bits are masked to zero when any of the OCRnx registers is written. As illustrated by the third period in the timing diagram, changing the TOP actively while the Timer/Counter is running in the phase correct mode can result in an unsymmetrical output. The reason for this can be found in the time of update of the OCRnx. Since the OCRnx update occurs at TOP, the PWM period starts and ends at TOP. This implies that the length of the falling slope is determined by the previous TOP value, while the length of the rising slope is determined by the new TOP value. When these two values differ the two slopes of the period will differ in length. The difference in length gives the unsymmetrical result on the output. It is recommended to use the Phase and Frequency Correct mode instead of the Phase Correct mode when changing the TOP value while the Timer/Counter is running. When using a static TOP value, there are practically no differences between the two modes of operation. In Phase Correct PWM mode, the compare units allow generation of PWM waveforms on the OCnx pins. Writing COMnx[1:0] bits to 0x2 will produce a non-inverted PWM. An inverted PWM output can be generated by writing the COMnx[1:0] to 0x3. The actual OCnx value will only be visible on the port pin if the data direction for the port pin is set as output (DDR\_OCnx). The PWM waveform is generated by setting (or clearing) the OCnx register at the compare match between OCRnx and TCNTn when the counter increments, and clearing (or setting) the OCnx register at compare match between OCRnx and TCNTn when the counter decrements. The PWM frequency for the output when using Phase Correct PWM can be calculated by the following equation: $$f_{\text{OCnxPCPWM}} = \frac{f_{\text{clk\_I/O}}}{2 \cdot N \cdot \text{TOP}}$$ N represents the prescale divider (1, 8, 64, 256, or 1024). The extreme values for the OCRnx represent special cases when generating a PWM waveform output in the Phase Correct PWM mode. If the OCRnx is set equal to BOTTOM the output will be continuously low and if set equal to TOP the output will be continuously high for non-inverted PWM mode. For inverted PWM the output will have the opposite logic values. If OCRnA is used to define the TOP value (WGMn[3:0]=0xB) and COMnA[1:0]=0x1, the OCnA output will toggle with a 50% duty cycle. #### 19.9.5 Phase and Frequency Correct PWM Mode The phase and frequency correct Pulse Width Modulation, or phase and frequency correct PWM mode (WGMn[3:0] = 0x8 or 0x9) provides a high-resolution phase and frequency correct PWM waveform generation option. The phase and frequency correct PWM mode are, like the phase correct PWM mode, based on a dual-slope operation. The counter counts repeatedly from BOTTOM (0x0000) to TOP and then from TOP to BOTTOM. In non-inverting Compare Output mode, the Output Compare (OCnx) is cleared on the compare match between TCNTn and OCRnx while up-counting, and set on the compare match while down-counting. In inverting Compare Output mode, the operation is inverted. The dual-slope operation gives a lower maximum operation frequency compared to the single-slope operation. However, due to the symmetric feature of the dual-slope PWM modes, these modes are preferred for motor control applications. The main difference between the phase correct, and the phase and frequency correct PWM mode is the time the OCRnx is updated by the OCRnx Buffer register, (see Figure 19-7 and the Timing Diagram below). The PWM resolution for the phase and frequency correct PWM mode can be defined by either ICRn or OCRnA. The minimum resolution allowed is 2-bit (ICRn or OCRnA set to 0x0003), and the maximum resolution is 16-bit (ICRn or OCRnA set to MAX). The PWM resolution in bits can be calculated using the following equation: $$R_{\text{PFCPWM}} = \frac{\log(\text{TOP}+1)}{\log(2)}$$ In phase and frequency correct PWM mode the counter is incremented until the counter value matches either the value in ICRn (WGMn[3:0]=0x8), or the value in OCRnA (WGMn[3:0]=0x9). The counter has then reached the TOP and changes the count direction. The TCNTn value will be equal to TOP for one timer clock cycle. The timing diagram for the phase correct and frequency correct PWM mode is shown below. The figure shows phase and frequency correct PWM mode when OCRnA or ICRn is used to define TOP. The TCNTn value is in the timing diagram shown as a histogram for illustrating the dual-slope operation. The diagram includes non-inverted and inverted PWM outputs. The small horizontal line marks on the TCNTn slopes represent compare matches between OCRnx and TCNTn. The OCnx interrupt flag will be set when a compare match occurs. Figure 19-8. Phase and Frequency Correct PWM Mode, Timing Diagram Note: The "n" in the register and bit names indicates the device number (n = 1, 3, 4 for Timer/Counter 1, 3, 4), and the "x" indicates output compare unit (A/B). The Timer/Counter Overflow flag (TOVn) is set at the same timer clock cycle as the OCRnx registers are updated with the double buffer value (at BOTTOM). When either OCRnA or ICRn is used for defining the TOP value, the OCnA or ICFn Flag set when TCNTn has reached TOP. The interrupt flags can then be used to generate an interrupt each time the counter reaches the TOP or BOTTOM value. When changing the TOP value the program must ensure that the new TOP value is higher or equal to the value of all of the Compare registers. If the TOP value is lower than any of the Compare registers, a compare match will never occur between the TCNTn and the OCRnx. As shown in the timing diagram above, the output generated is, in contrast to the phase correct mode, symmetrical in all periods. Since the OCRnx registers are updated at BOTTOM, the length of the rising and the falling slopes will always be equal. This gives symmetrical output pulses and is, therefore, frequency correct. Using the ICRn register for defining TOP works well when using fixed TOP values. By using ICRn, the OCRnA register is free to be used for generating a PWM output on OCnA. However, if the base PWM frequency is actively changed by changing the TOP value, using the OCRnA as TOP is clearly a better choice due to its double buffer feature. In phase and frequency correct PWM mode, the compare units allow generation of PWM waveforms on the OCnx pins. Setting the COMnx[1:0] bits to 0x2 will produce a non-inverted PWM and an inverted PWM output can be generated by setting the COMnx[1:0] to 0x3 (see the description of TCCRA.COMnx). The actual OCnx value will only be visible on the port pin if the data direction for the port pin is set as output (DDR\_OCnx). The PWM waveform is generated by setting (or clearing) the OCnx register at the compare match between OCRnx and TCNTn when the counter increments, and clearing (or setting) the OCnx register at compare match between OCRnx and TCNTn when the counter decrements. The PWM frequency for the output when using phase and frequency correct PWM can be calculated by the following equation: $$f_{\text{OCnxPFCPWM}} = \frac{f_{\text{clk\_I/O}}}{2 \cdot N \cdot \text{TOP}}$$ #### Note: - The "n" in the register and bit names indicates the device number (n = 1, 3, 4 for Timer/Counter 1, 3, 4), and the "x" indicates output compare unit (A/B). - N represents the prescale divider (1, 8, 64, 256, or 1024). The extreme values for the OCRnx register represent special cases when generating a PWM waveform output in the phase correct PWM mode. If the OCRnx is set equal to BOTTOM the output will be continuously low and if set equal to TOP the output will be set to high for non-inverted PWM mode. For inverted PWM the output will have the opposite logic values. If OCRnA is used to define the TOP value (WGMn[3:0]=0x9) and COMnA[1:0]=0x1, the OCnA output will toggle with a 50% duty cycle. #### 19.10 Timer/Counter Timing Diagrams The Timer/Counter is a synchronous design and the timer clock ( $clk_{Tn}$ ) is therefore shown as a clock enable signal in the following figures. The figures include information on when interrupt flags are set, and when the OCRnx is updated with the OCRnx buffer value (only for modes utilizing double buffering). The first figure shows a timing diagram for the setting of OCFnx. Figure 19-9. Timer/Counter Timing Diagram, Setting of OCFnx, no Prescaling **Note:** The "n" in the register and bit names indicates the device number (n = 1, 3, 4 for Timer/Counter 1, 3, 4), and the "x" indicates output compare unit (A/B). The next figure shows the same timing data, but with the prescaler enabled. Figure 19-10. Timer/Counter Timing Diagram, Setting of OCFnx, with Prescaler ( $f_{clk\_I/O}/8$ ) **Note:** The "n" in the register and bit names indicates the device number (n = 1, 3, 4 for Timer/Counter 1, 3, 4), and the "x" indicates output compare unit (A/B). The next figure shows the count sequence close to TOP in various modes. When using phase and frequency correct PWM mode the OCRnx is updated at BOTTOM. The timing diagrams will be the same, but TOP should be replaced by BOTTOM, TOP-1 by BOTTOM+1 and so on. The same renaming applies for modes that set the TOVn Flag at BOTTOM. Figure 19-11. Timer/Counter Timing Diagram, no Prescaling. **Note:** The "n" in the register and bit names indicates the device number (n = 1, 3, 4 for Timer/Counter 1, 3, 4), and the "x" indicates output compare unit (A/B). The next figure shows the same timing data, but with the prescaler enabled. Figure 19-12. Timer/Counter Timing Diagram, with Prescaler (f<sub>clk I/O</sub>/8) **Note:** The "n" in the register and bit names indicates the device number (n = 1, 3, 4 for Timer/Counter 1, 3, 4), and the "x" indicates output compare unit (A/B). ## 19.11 Register Description #### 19.11.1 TC1 Control Register A Name: TCCR1A Offset: 0x80 Reset: 0x00 Property: - | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | |--------|-----|---------|------|------------|---|---|-----|---------|--| | | COM | 1A[1:0] | COM1 | COM1B[1:0] | | | WGM | 11[1:0] | | | Access | R/W | R/W | R/W | R/W | | | R/W | R/W | | | Reset | 0 | 0 | 0 | 0 | | | 0 | 0 | | Bits 4:5, 6:7 - COM1 Compare Output Mode for Channel The COM1A[1:0] and COM1B[1:0] control the output compare pins (OC1A and OC1B respectively) behavior. If one or both of the COM1A[1:0] bits are written to one, the OC1A output overrides the normal port functionality of the I/O pin it is connected to. If one or both of the COM1B[1:0] bit are written to one, the OC1B output overrides the normal port functionality of the I/O pin it is connected to. However, note that the Data Direction Register (DDR) bit corresponding to the OC1A or OC1B pin must be set in order to enable the output driver. When the OC1A or OC1B is connected to the pin, the function of the COM1x[1:0] bits is dependent on the WGM1[3:0] bits setting. The table below shows the COM1x[1:0] bit functionality when the WGM1[3:0] bits are set to a Normal or a CTC mode (non-PWM). Table 19-3. Compare Output Mode, Non-PWM | COM1A[1]/<br>COM1B[1] | COM1A[0]/<br>COM1B[0] | Description | |-----------------------|-----------------------|-------------------------------------------------------------| | 0 | 0 | Normal port operation, OC1A/OC1B disconnected. | | 0 | 1 | Toggle OC1A/OC1B on compare match. | | 1 | 0 | Clear OC1A/OC1B on compare match (Set output to low level). | | 1 | 1 | Set OC1A/OC1B on compare match (Set output to high level). | The table below shows the COM1x[1:0] bit functionality when the WGM1[3:0] bits are set to the fast PWM mode. Table 19-4. Compare Output Mode, Fast PWM | COM1A[1]/<br>COM1B[1] | COM1A[0]/<br>COM1B[0] | Description | |-----------------------|-----------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 0 | 0 | Normal port operation, OC1A/OC1B disconnected. | | 0 | 1 | WGM1[3:0] = 14 or 15: Toggle OC1A on compare match, OC1B disconnected (normal port operation). For all other WGM1 settings, normal port operation, OC1A/OC1B disconnected. | | COM1<br>COM1 | COM1A[0]/<br>COM1B[0] | Description | |--------------|-----------------------|--------------------------------------------------------------------------------| | 1 | 0 | Clear OC1A/OC1B on compare match, set OC1A/OC1B at BOTTOM (Non-inverting mode) | | 1 | 1 | Set OC1A/OC1B on compare match, clear OC1A/OC1B at BOTTOM (Inverting mode) | #### Note: A special case occurs when OCR1A/OCR1B equals TOP and COM1A[1]/COM1B[1] is set. In this case the compare match is ignored, but the set or clear is done at BOTTOM. Refer to Fast PWM Mode for details. The table below shows the COM1x[1:0] bit functionality when the WGM1[3:0] bits are set to the phase correct or the phase and frequency correct, PWM mode. Table 19-5. Compare Output Mode, Phase Correct, and Phase and Frequency Correct PWM | COM1A[1]/<br>COM1B[1] | COM1A[0]/<br>COM1B[0] | Description | |-----------------------|-----------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 0 | 0 | Normal port operation, OC1A/OC1B disconnected. | | 0 | 1 | WGM1[3:0] = 9 or 11: Toggle OC1A on compare match, OC1B disconnected (normal port operation). For all other WGM1 settings, normal port operation, OC1A/OC1B disconnected. | | 1 | 0 | Clear OC1A/OC1B on compare match when up-counting. Set OC1A/OC1B on compare match when down-counting. | | 1 | 1 | Set OC1A/OC1B on compare match when up-counting. Clear OC1A/OC1B on compare match when down-counting. | #### Note: 1. A special case occurs when OCR1A/OCR1B equals TOP and COM1A[1]/COM1B[1] is set. Refer to Phase Correct PWM Mode for details. #### Bits 1:0 - WGM1[1:0] Waveform Generation Mode Combined with the WGM1[3:2] bits found in the TCCR1B register, these bits control the counting sequence of the counter, the source for maximum (TOP) counter value, and what type of waveform generation to be used. Modes of operation supported by the Timer/Counter unit are; Normal mode (counter), Clear Timer on Compare Match (CTC) mode, and three types of Pulse Width Modulation (PWM) modes. (See Modes of Operation). Table 19-6. Waveform Generation Mode Bit Description | Mode | WGM1[3] | WGM1[2]<br>(CTC1) <sup>(1)</sup> | WGM1[1]<br>(PWM1[1]) | WGM1[0]<br>(PWM1[0]) | Timer/<br>Counter<br>Mode of<br>Operation | ТОР | Update of OCR1x at | TOV1 Flag<br>Set on | |------|---------|----------------------------------|----------------------|----------------------|-------------------------------------------|--------|--------------------|---------------------| | 0 | 0 | 0 | 0 | 0 | Normal | 0xFFFF | Immediate | MAX | | 1 | 0 | 0 | 0 | 1 | PWM, Phase<br>Correct, 8-bit | 0x00FF | TOP | воттом | | Mode | WGM1[3] | WGM1[2]<br>(CTC1) <sup>(1)</sup> | WGM1[1]<br>(PWM1[1]) <sup>(1)</sup> | WGM1[0]<br>(PWM1[0]) | Timer/<br>Counter<br>Mode of<br>Operation | ТОР | Update of<br>OCR1x at | TOV1 Flag<br>Set on | |------|---------|----------------------------------|-------------------------------------|----------------------|-------------------------------------------|--------|-----------------------|---------------------| | 2 | 0 | 0 | 1 | 0 | PWM, Phase<br>Correct, 9-bit | 0x01FF | TOP | воттом | | 3 | 0 | 0 | 1 | 1 | PWM, Phase<br>Correct, 10-bit | 0x03FF | TOP | ВОТТОМ | | 4 | 0 | 1 | 0 | 0 | CTC | OCR1A | Immediate | MAX | | 5 | 0 | 1 | 0 | 1 | Fast PWM, 8-<br>bit | 0x00FF | воттом | TOP | | 6 | 0 | 1 | 1 | 0 | Fast PWM, 9-<br>bit | 0x01FF | воттом | TOP | | 7 | 0 | 1 | 1 | 1 | Fast PWM, 10-<br>bit | 0x03FF | воттом | TOP | | 8 | 1 | 0 | 0 | 0 | PWM, Phase<br>and Frequency<br>Correct | ICR1 | воттом | воттом | | 9 | 1 | 0 | 0 | 1 | PWM, Phase<br>and Frequency<br>Correct | OCR1A | воттом | воттом | | 10 | 1 | 0 | 1 | 0 | PWM, Phase<br>Correct | ICR1 | TOP | воттом | | 11 | 1 | 0 | 1 | 1 | PWM, Phase<br>Correct | OCR1A | TOP | ВОТТОМ | | 12 | 1 | 1 | 0 | 0 | СТС | ICR1 | Immediate | MAX | | 13 | 1 | 1 | 0 | 1 | Reserved | - | - | - | | 14 | 1 | 1 | 1 | 0 | Fast PWM | ICR1 | воттом | TOP | | 15 | 1 | 1 | 1 | 1 | Fast PWM | OCR1A | воттом | TOP | #### Note: The CTC1 and PWM1[1:0] bit definition names are obsolete. Use the WGM1[3:0] definitions. However, the functionality and location of these bits are compatible with previous versions of the timer. ## 19.11.2 TC1 Control Register B Name: TCCR1B Offset: 0x81 Reset: 0x00 Property: - | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |--------|-------|-------|---|---------|---------|-----|----------|-----| | | ICNC1 | ICES1 | | WGM1[3] | WGM1[2] | | CS1[2:0] | | | Access | R/W | R/W | | R/W | R/W | R/W | R/W | R/W | | Reset | 0 | 0 | | 0 | 0 | 0 | 0 | 0 | #### Bit 7 - ICNC1 Input Capture Noise Canceler Writing this bit to '1' activates the input capture noise canceler. When the noise canceler is activated, the input from the Input Capture pin (ICP1) is filtered. The filter function requires four successive equal valued samples of the ICP1 pin for changing its output. The input capture is therefore delayed by four oscillator cycles when the noise canceler is enabled. ## Bit 6 - ICES1 Input Capture Edge Select This bit selects which edge on the Input Capture pin (ICP1) that is used to trigger a capture event. When the ICES1 bit is written to zero, a falling (negative) edge is used as a trigger, and when the ICES1 bit is written to '1', a rising (positive) edge will trigger the capture. When a capture is triggered according to the ICES1 setting, the counter value is copied into the Input Capture Register (ICR1). The event will also set the Input Capture Flag (ICF1) and this can be used to cause an input capture interrupt, if this interrupt is enabled. When the ICR1 is used as TOP value (see description of the WGM1[3:0] bits located in the TCCR1A and the TCCR1B register), the ICP1 is disconnected and consequently, the input capture function is disabled. ## Bits 3, 4 – WGM1 Waveform Generation Mode Refer to TCCR1A. #### Bits 2:0 - CS1[2:0] Clock Select 1 The three clock select bits select the clock source to be used by the Timer/Counter. Refer to Figure 19-9 and Figure 19-10. Table 19-7. Clock Select Bit Description | CS1[2] | CS1[1] | CS1[0] | Description | |--------|--------|--------|-------------------------------------------| | 0 | 0 | 0 | No clock source (Timer/Counter stopped). | | 0 | 0 | 1 | clk <sub>I/O</sub> /1 (No prescaling) | | 0 | 1 | 0 | clk <sub>I/O</sub> /8 (From prescaler) | | 0 | 1 | 1 | clk <sub>I/O</sub> /64 (From prescaler) | | 1 | 0 | 0 | clkl/O/256 (From prescaler) | | 1 | 0 | 1 | clk <sub>I/O</sub> /1024 (From prescaler) | # ATmega328PB # TC1, 3, 4 - 16-bit Timer/Counter1, 3, 4 with PWM | Ī | CS1[2] | CS1[1] | CS1[0] | Description | |---|--------|--------|--------|---------------------------------------------------------| | | 1 | 1 | 0 | External clock source on T1 pin. Clock on falling edge. | | | 1 | 1 | 1 | External clock source on T1 pin. Clock on rising edge. | # 19.11.3 TC1 Control Register C Name: TCCR1C Offset: 0x82 Reset: 0x00 Property: - | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |--------|-------|-------|---|---|---|---|---|---| | | FOC1A | FOC1B | | | | | | | | Access | R/W | R/W | | | | | | | | Reset | 0 | 0 | | | | | | | Bits 6, 7 - FOC1 Force Output Compare for Channel B and A The FOC1A/FOC1B bits are only active when the WGM1[3:0] bits specifies a non-PWM mode. When writing a logical one to the FOC1A/FOC1B bit, an immediate compare match is forced on the Waveform Generation unit. The OC1A/OC1B output is changed according to its COM1x[1:0] bits setting. Note that the FOC1A/FOC1B bits are implemented as strobes. Therefore it is the value present in the COM1x[1:0] bits that determine the effect of the forced compare. A FOC1A/FOC1B strobe will not generate any interrupt nor will it clear the timer in Clear Timer on Compare Match (CTC) mode using OCR1A as TOP. The FOC1A/FOC1B bits are always read as zero. ## 19.11.4 TC1 Counter Value Low and High byte Name: TCNT1L and TCNT1H Offset: 0x84 Reset: 0x00 Property: - The TCNT1L and TCNT1H register pair represents the 16-bit value, TCNT1. The low byte [7:0] (suffix L) is accessible at the original offset. The high byte [15:8] (suffix H) can be accessed at offset + 0x01. For more details on reading and writing 16-bit registers, refer to *Accessing 16-bit Timer/Counter Registers*. | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | |--------|------------|-----|-----|------|---------|-----|-----|-----| | | | | | TCNT | 1[15:8] | | | | | Access | R/W | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | TCNT1[7:0] | | | | | | | | | Access | R/W | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | # Bits 15:0 - TCNT1[15:0] Timer/Counter 1 Counter Value The two Timer/Counter I/O locations (TCNT1H and TCNT1L, combined TCNT1) give direct access, both for read and for write operations, to the Timer/Counter unit 16-bit counter. To ensure that both the high and low bytes are read and written simultaneously when the CPU accesses these registers, the access is performed using an 8-bit temporary High Byte Register (TEMP). This temporary register is shared by all the other 16-bit registers. Refer to *Accessing 16-bit Timer/Counter Registers* for details. Modifying the counter (TCNT1) while the counter is running introduces a risk of missing a compare match between TCNT1 and one of the OCR1x Registers. Writing to the TCNT1 Register blocks (removes) the compare match on the following timer clock for all compare units. #### **Related Links** ## 19.11.5 Input Capture Register 1 Low and High byte Name: ICR1L and ICR1H Offset: 0x86 Reset: 0x00 Property: The ICR1L and ICR1H register pair represents the 16-bit value, ICR1. The low byte [7:0] (suffix L) is accessible at the original offset. The high byte [15:8] (suffix H) can be accessed at offset + 0x01. For more details on reading and writing 16-bit registers, refer to Accessing 16-bit Timer/Counter Registers. | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | |--------|-----|-----|-----|------|--------|-----|-----|-----| | | | | | ICR1 | [15:8] | | | | | Access | R/W | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | ICR1 | [7:0] | | | | | Access | R/W | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | # Bits 15:0 - ICR1[15:0] Input Capture 1 The input capture is updated with the counter (TCNT1) value each time an event occurs on the ICP1 pin (or optionally on the analog comparator output for Timer/Counter1). The input capture can be used for defining the counter TOP value. The Input Capture register is 16-bit in size. To ensure that both the high and low bytes are read simultaneously when the CPU accesses these registers, the access is performed using an 8-bit temporary High Byte register (TEMP). This temporary register is shared by all the other 16-bit registers. Refer to *Accessing 16-bit Timer/Counter Registers* for details. #### **Related Links** ## 19.11.6 Output Compare Register 1 A Low and High byte Name: OCR1AL and OCR1AH Offset: 0x88 Reset: 0x00 Property: - The OCR1AL and OCR1AH register pair represents the 16-bit value, OCR1A. The low byte [7:0] (suffix L) is accessible at the original offset. The high byte [15:8] (suffix H) can be accessed at offset + 0x01. For more details on reading and writing 16-bit registers, refer to *Accessing 16-bit Timer/Counter Registers*. | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | |--------|------------|-----|-----|------|---------|-----|-----|-----| | | | | | OCR1 | A[15:8] | | | | | Access | R/W | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | OCR1A[7:0] | | | | | | | | | Access | R/W | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | # Bits 15:0 - OCR1A[15:0] Output Compare 1 A The Output Compare registers contain a 16-bit value that is continuously compared with the counter value (TCNT1). A match can be used to generate an output compare interrupt or to generate a waveform output on the OC1A pin. The Output Compare registers are 16-bit in size. To ensure that both the high and low bytes are written simultaneously when the CPU writes to these registers, the access is performed using an 8-bit temporary High Byte Register (TEMP). This temporary register is shared by all the other 16-bit registers. Refer to *Accessing 16-bit Timer/Counter Registers* for details. #### **Related Links** ## 19.11.7 Output Compare Register 1 B Low and High byte Name: OCR1BL and OCR1BH Offset: 0x8A Reset: 0x00 Property: The OCR1BL and OCR1BH register pair represents the 16-bit value, OCR1B. The low byte [7:0] (suffix L) is accessible at the original offset. The high byte [15:8] (suffix H) can be accessed at offset + 0x01. For more details on reading and writing 16-bit registers, refer to *Accessing 16-bit Timer/Counter Registers*. | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | |--------|------------|-----|-----|-------|---------|-----|-----|-----| | | | | | OCR1I | B[15:8] | | | | | Access | R/W | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | OCR1B[7:0] | | | | | | | | | Access | R/W | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | # Bits 15:0 - OCR1B[15:0] Output Compare 1 B The output compare registers contain a 16-bit value that is continuously compared with the counter value (TCNT1). A match can be used to generate an output compare interrupt or to generate a waveform output on the OC1B pin. The output compare registers are 16-bit in size. To ensure that both the high and low bytes are written simultaneously when the CPU writes to these registers, the access is performed using an 8-bit temporary high byte register (TEMP). This temporary register is shared by all the other 16-bit registers. Refer to *Accessing 16-bit Timer/Counter Registers* for details. #### **Related Links** ## 19.11.8 TC3 Control Register A Name: TCCR3A Offset: 0x90 Reset: 0x00 Property: - | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |--------|-----|---------|-----|---------|---|---|-----|---------| | | COM | 3A[1:0] | COM | BB[1:0] | | | WGM | 13[1:0] | | Access | R/W | R/W | R/W | R/W | | | R/W | R/W | | Reset | 0 | 0 | 0 | 0 | | | 0 | 0 | Bits 4:5, 6:7 - COM3 Compare Output Mode for Channel The COM3A[1:0] and COM3B[1:0] control the Output Compare pins (OC3A and OC3B respectively) behavior. If one or both of the COM3A[1:0] bits are written to one, the OC3A output overrides the normal port functionality of the I/O pin it is connected to. If one or both of the COM3B[1:0] bit are written to one, the OC3B output overrides the normal port functionality of the I/O pin it is connected to. However, note that the Data Direction Register (DDR) bit corresponding to the OC3A or OC3B pin must be set in order to enable the output driver. When the OC3A or OC3B is connected to the pin, the function of the COM3n[1:0] bits is dependent on the WGM3[3:0] bits setting. The table below shows the COM3n[1:0] bit functionality when the WGM3[3:0] bits are set to a Normal or a CTC mode (non-PWM). For OC3B or OC4B when not using the Output Compare Modulator, PORTD2 must also be set in order to enable the output. Table 19-8. Compare Output Mode, Non-PWM | COM3A[1]/<br>COM3B[1] | COM3A[0]/<br>COM3B[0] | Description | |-----------------------|-----------------------|-------------------------------------------------------------| | 0 | 0 | Normal port operation, OC3A/OC3B disconnected. | | 0 | 1 | Toggle OC3A/OC3B on Compare Match. | | 1 | 0 | Clear OC3A/OC3B on Compare Match (Set output to low level). | | 1 | 1 | Set OC3A/OC3B on Compare Match (Set output to high level). | The table below shows the COM1x[1:0] bit functionality when the WGM3[3:0] bits are set to the fast PWM mode. Table 19-9. Compare Output Mode, Fast PWM | COM3A[1]/<br>COM3B[1] | COM3A0/<br>COM3B[0] | Description | |-----------------------|---------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 0 | 0 | Normal port operation, OC3A/OC3B disconnected. | | 0 | 1 | WGM3[3:0] = 14 or 15: Toggle OC3A on Compare Match, OC3B disconnected (normal port operation). For all other WGM3 settings, normal port operation, OC3A/OC3B disconnected. | | 1 | 0 | Clear OC3A/OC3B on Compare Match, set OC3A/OC3B at BOTTOM (non-inverting mode) | | 1 | 1 | Set OC3A/OC3B on Compare Match, clear OC3A/OC3B at BOTTOM (inverting mode) | #### Note: 1. A special case occurs when OCR3A/OCR3B equals TOP and COM3A[1]/COM3B[1] is set. In this case, the compare match is ignored but the set or clear is done at BOTTOM. Refer to Fast PWM Mode for details. The table below shows the COM3x[1:0] bit functionality when the WGM3[3:0] bits are set to the phase correct or the phase and frequency correct, PWM mode. Table 19-10. Compare Output Mode, Phase Correct, and Phase and Frequency Correct PWM | COM3A[1]/<br>COM3B[1] | COM3A[0]/<br>COM3B[0] | Description | |-----------------------|-----------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 0 | 0 | Normal port operation, OC3A/OC3B disconnected. | | 0 | 1 | WGM3[3:0] = 9 or 11: Toggle OC3A on Compare Match, OC3B disconnected (normal port operation). For all other WGM3 settings, normal port operation, OC3A/OC3B disconnected. | | 1 | 0 | Clear OC3A/OC3B on Compare Match when up-counting. Set OC3A/OC3B on Compare Match when down-counting. | | 1 | 1 | Set OC3A/OC3B on Compare Match when up-counting. Clear OC3A/OC3B on Compare Match when down-counting. | #### Note: 1. A special case occurs when OCR3A/OCR3B equals TOP and COM3A[1]/COM3B[1] is set. Refer to Phase Correct PWM Mode for details. ## Bits 1:0 - WGM3[1:0] Waveform Generation Mode Combined with the WGM3[3:2] bits found in the TCCR3B Register, these bits control the counting sequence of the counter, the source for maximum (TOP) counter value, and what type of waveform generation to be used. Modes of operation supported by the Timer/Counter unit are: Normal mode (counter), Clear Timer on Compare Match (CTC) mode, and three types of Pulse Width Modulation (PWM) modes. (See Modes of Operation). **Table 19-11. Waveform Generation Mode Bit Description** | Mode | WGM3[3] | WGM3[2] | WGM3[1] | WGM3[0] | Timer/ | ТОР | Update of | TOV1 Flag | |------|---------|-----------|-----------|--------------|----------------------------------------|--------|-----------|-----------| | | | (CTC1) 1) | (PWM1[1]) | (PWM1[0]) 1) | Counter<br>Mode of<br>Operation | | OCR1x at | Set on | | 0 | 0 | 0 | 0 | 0 | Normal | 0xFFFF | Immediate | MAX | | 1 | 0 | 0 | 0 | 1 | PWM, Phase<br>Correct, 8-bit | 0x00FF | TOP | воттом | | 2 | 0 | 0 | 1 | 0 | PWM, Phase<br>Correct, 9-bit | 0x01FF | TOP | воттом | | 3 | 0 | 0 | 1 | 1 | PWM, Phase<br>Correct, 10-bit | 0x03FF | TOP | воттом | | 4 | 0 | 1 | 0 | 0 | CTC | OCR3A | Immediate | MAX | | 5 | 0 | 1 | 0 | 1 | Fast PWM, 8-<br>bit | 0x00FF | воттом | TOP | | 6 | 0 | 1 | 1 | 0 | Fast PWM, 9-<br>bit | 0x01FF | воттом | TOP | | 7 | 0 | 1 | 1 | 1 | Fast PWM, 10-<br>bit | 0x03FF | воттом | TOP | | 8 | 1 | 0 | 0 | 0 | PWM, Phase<br>and Frequency<br>Correct | ICR1 | воттом | ВОТТОМ | | 9 | 1 | 0 | 0 | 1 | PWM, Phase<br>and Frequency<br>Correct | OCR3A | воттом | BOTTOM | | 10 | 1 | 0 | 1 | 0 | PWM, Phase<br>Correct | ICR3 | TOP | ВОТТОМ | | 11 | 1 | 0 | 1 | 1 | PWM, Phase<br>Correct | OCR3A | TOP | ВОТТОМ | | 12 | 1 | 1 | 0 | 0 | CTC | ICR3 | Immediate | MAX | | 13 | 1 | 1 | 0 | 1 | Reserved | - | - | - | | 14 | 1 | 1 | 1 | 0 | Fast PWM | ICR3 | воттом | TOP | | 15 | 1 | 1 | 1 | 1 | Fast PWM | OCR3A | воттом | TOP | ## Note: 1. The CTC1 and PWM1[1:0] bit definition names are obsolete. Use the WGM3[2:0] definitions. However, the functionality and location of these bits are compatible with previous versions of the timer. ## 19.11.9 TC3 Control Register B Name: TCCR3B Offset: 0x91 Reset: 0x00 Property: - | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |--------|-------|-------|---|---------|---------|-----|----------|-----| | | ICNC3 | ICES3 | | WGM3[3] | WGM3[2] | | CS3[2:0] | | | Access | R/W | R/W | | R/W | R/W | R/W | R/W | R/W | | Reset | 0 | 0 | | 0 | 0 | 0 | 0 | 0 | #### Bit 7 - ICNC3 Input Capture Noise Canceler Writing this bit to '1' activates the Input Capture Noise Canceler. When the noise canceler is activated, the input from the Input Capture pin (ICP3) is filtered. The filter function requires four successive equal valued samples of the ICP3 pin for changing its output. The Input Capture is therefore delayed by four Oscillator cycles when the noise canceler is enabled. ## Bit 6 - ICES3 Input Capture Edge Select This bit selects which edge on the Input Capture pin (ICP3) that is used to trigger a capture event. When the ICES3 bit is written to zero, a falling (negative) edge is used as a trigger, and when the ICES3 bit is written to '1', a rising (positive) edge will trigger the capture. When a capture is triggered according to the ICES3 setting, the counter value is copied into the Input Capture Register (ICR3). The event will also set the Input Capture Flag (ICF3), and this can be used to cause an Input Capture Interrupt if this interrupt is enabled. When the ICR3 is used as TOP value (see description of the WGM13:0 bits located in the TCCR3A and the TCCR3B Register), the ICP3 is disconnected and consequently, the Input Capture function is disabled. #### Bits 3, 4 – WGM3 Waveform Generation Mode Refer to TCCR1A. #### Bits 2:0 - CS3[2:0] Clock Select 3 The three Clock Select bits select the clock source to be used by the Timer/Counter. Refer to Figure 19-9 and Figure 19-10. Table 19-12. Clock Select Bit Description | CS32 | CS31 | CS30 | Description | | |------|------|------|-------------------------------------------|--| | 0 | 0 | 0 | No clock source (Timer/Counter stopped). | | | 0 | 0 | 1 | clk <sub>I/O</sub> /1 (No prescaling) | | | 0 | 1 | 0 | clk <sub>I/O</sub> /8 (From prescaler) | | | 0 | 1 | 1 | clk <sub>I/O</sub> /64 (From prescaler) | | | 1 | 0 | 0 | clkl/O/256 (From prescaler) | | | 1 | 0 | 1 | clk <sub>I/O</sub> /1024 (From prescaler) | | # ATmega328PB # TC1, 3, 4 - 16-bit Timer/Counter1, 3, 4 with PWM | Ī | CS32 | CS31 | CS30 | Description | |---|------|------|------|---------------------------------------------------------| | | 1 | 1 | 0 | External clock source on T1 pin. Clock on falling edge. | | | 1 | 1 | 1 | External clock source on T1 pin. Clock on rising edge. | # 19.11.10 TC3 Control Register C Name: TCCR3C Offset: 0x92 Reset: 0x00 Property: - | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |--------|-------|-------|---|---|---|---|---|---| | | FOC3A | FOC3B | | | | | | | | Access | R/W | R/W | | | | | | | | Reset | 0 | 0 | | | | | | | Bits 6, 7 - FOC3 Force Output Compare for Channel B and A The FOC3A/FOC3B bits are only active when the WGM3[3:0] bits specifies a non-PWM mode. When writing a logical one to the FOC3A/FOC3B bit, an immediate compare match is forced on the Waveform Generation unit. The OC3A/OC3B output is changed according to its COM3x[1:0] bits setting. Note that the FOC3A/FOC3B bits are implemented as strobes. Therefore it is the value present in the COM3x[1:0] bits that determine the effect of the forced compare. A FOC3A/FOC3B strobe will not generate any interrupt nor will it clear the timer in Clear Timer on Compare Match (CTC) mode using OCR3A as TOP. The FOC3A/FOC3B bits are always read as zero. ## 19.11.11 TC3 Counter Value Low and High byte Name: TCNT3L and TCNT3H **Offset**: 0x94 **Reset**: 0x00 **Property**: - The TCNT3L and TCNT3H register pair represents the 16-bit value, TCNT3. The low byte [7:0] (suffix L) is accessible at the original offset. The high byte [15:8] (suffix H) can be accessed at offset + 0x01. For more details on reading and writing 16-bit registers, refer to *Accessing 16-bit Timer/Counter Registers*. | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | |--------|------------|-----|-----|------|---------|-----|-----|-----| | | | | | TCNT | 3[15:8] | | | | | Access | R/W | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | TCNT3[7:0] | | | | | | | | | Access | R/W | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | # Bits 15:0 - TCNT3[15:0] Timer/Counter 3 Counter Value The two Timer/Counter I/O locations (TCNT3H and TCNT3L, combined TCNT3) give direct access, both for read and for write operations, to the Timer/Counter unit 16-bit counter. To ensure that both the high and low bytes are read and written simultaneously when the CPU accesses these registers, the access is performed using an 8-bit temporary High Byte Register (TEMP). This temporary register is shared by all the other 16-bit registers. Refer to *Accessing 16-bit Timer/Counter Registers* for details. Modifying the counter (TCNT3) while the counter is running introduces a risk of missing a compare match between TCNT3 and one of the OCR3x Registers. Writing to the TCNT3 Register blocks (removes) the compare match on the following timer clock for all compare units. #### **Related Links** ## 19.11.12 Input Capture Register 3 Low and High byte Name: ICR3L and ICR3H Offset: 0x96 Reset: 0x00 Property: The ICR3L and ICR3H register pair represents the 16-bit value, ICR3. The low byte [7:0] (suffix L) is accessible at the original offset. The high byte [15:8] (suffix H) can be accessed at offset + 0x01. For more details on reading and writing 16-bit registers, refer to Accessing 16-bit Timer/Counter Registers. | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | |--------|-----|-----|-----|------|--------|-----|-----|-----| | | | | | ICR3 | [15:8] | | | | | Access | R/W | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | ICR3 | 3[7:0] | | | | | Access | R/W | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | # Bits 15:0 - ICR3[15:0] Input Capture 3 The Input Capture is updated with the counter (TCNT3) value each time an event occurs on the ICP3 pin (or optionally on the Analog Comparator output for Timer/Counter3). The Input Capture can be used for defining the counter TOP value. The Input Capture Register is 16-bit in size. To ensure that both the high and low bytes are read simultaneously when the CPU accesses these registers, the access is performed using an 8-bit temporary High Byte Register (TEMP). This temporary register is shared by all the other 16-bit registers. Refer to *Accessing 16-bit Timer/Counter Registers* for details. #### **Related Links** #### 19.11.13 Output Compare Register 3 A Low and High byte Name: OCR3AL and OCR3AH Offset: 0x98 Reset: 0x00 Property: The OCR3AL and OCR3AH register pair represents the 16-bit value, OCR3A. The low byte [7:0] (suffix L) is accessible at the original offset. The high byte [15:8] (suffix H) can be accessed at offset + 0x01. For more details on reading and writing 16-bit registers, refer to *Accessing 16-bit Timer/Counter Registers*. | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | |--------|------------|-----|-----|------|---------|-----|-----|-----| | | | | | OCR3 | A[15:8] | | | | | Access | R/W | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | OCR3A[7:0] | | | | | | | | | Access | R/W | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | # Bits 15:0 - OCR3A[15:0] Output Compare 3 A The Output Compare Registers contain a 16-bit value that is continuously compared with the counter value (TCNT3). A match can be used to generate an Output Compare interrupt or to generate a waveform output on the OC3A pin. The Output Compare Registers are 16-bit in size. To ensure that both the high and low bytes are written simultaneously when the CPU writes to these registers, the access is performed using an 8-bit temporary High Byte Register (TEMP). This temporary register is shared by all the other 16-bit registers. Refer to *Accessing 16-bit Timer/Counter Registers* for details. #### **Related Links** ## 19.11.14 Output Compare Register 3 B Low and High byte Name: OCR3BL and OCR3BH Offset: 0x9A Reset: 0x00 Property: The OCR3BL and OCR3BH register pair represents the 16-bit value, OCR3B. The low byte [7:0] (suffix L) is accessible at the original offset. The high byte [15:8] (suffix H) can be accessed at offset + 0x01. For more details on reading and writing 16-bit registers, refer to *Accessing 16-bit Timer/Counter Registers*. | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | |--------|------------|-----|-----|------|---------|-----|-----|-----| | | | | | OCR3 | B[15:8] | | | | | Access | R/W | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | OCR3B[7:0] | | | | | | | | | Access | R/W | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | # Bits 15:0 - OCR3B[15:0] Output Compare 3 B The Output Compare Registers contain a 16-bit value that is continuously compared with the counter value (TCNT3). A match can be used to generate an Output Compare interrupt or to generate a waveform output on the OC3B pin. The Output Compare Registers are 16-bit in size. To ensure that both the high and low bytes are written simultaneously when the CPU writes to these registers, the access is performed using an 8-bit temporary High Byte Register (TEMP). This temporary register is shared by all the other 16-bit registers. Refer to *Accessing 16-bit Timer/Counter Registers* for details. #### **Related Links** ## 19.11.15 TC4 Control Register A Name: TCCR4A Offset: 0xA0 Reset: 0x00 Property: - | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |--------|-----|---------|------------------|---------|---|---|-----|---------| | | COM | 4A[1:0] | COM <sup>2</sup> | 4B[1:0] | | | WGM | 14[1:0] | | Access | R/W | R/W | R/W | R/W | | | R/W | R/W | | Reset | 0 | 0 | 0 | 0 | | | 0 | 0 | Bits 4:5, 6:7 – COM4 Compare Output Mode for Channel The COM4A[1:0] and COM4B[1:0] control the Output Compare pins (OC4A and OC4B respectively) behavior. If one or both of the COM4A[1:0] bits are written to one, the OC4A output overrides the normal port functionality of the I/O pin it is connected to. If one or both of the COM4B[1:0] bit are written to one, the OC4B output overrides the normal port functionality of the I/O pin it is connected to. However, note that the Data Direction Register (DDR) bit corresponding to the OC4A or OC4B pin must be set in order to enable the output driver. When the OC4A or OC4B is connected to the pin, the function of the COM4x[1:0] bits is dependent on the WGM4[3:0] bits setting. The table below shows the COM4n[1:0] bit functionality when the WGM4[3:0] bits are set to a Normal or a CTC mode (non-PWM). For OC3B or OC4B when not using the Output Compare Modulator, PORTD2 must also be set in order to enable the output. Table 19-13. Compare Output Mode, Non-PWM | COM4A[1]/<br>COM4B[1] | COM4A[0]/<br>COM4B[0] | Description | |-----------------------|-----------------------|-------------------------------------------------------------| | 0 | 0 | Normal port operation, OC4A/OC4B disconnected. | | 0 | 1 | Toggle OC4A/OC4B on Compare Match. | | 1 | 0 | Clear OC4A/OC4B on Compare Match (Set output to low level). | | 1 | 1 | Set OC4A/OC4B on Compare Match (Set output to high level). | The table below shows the COM4x[1:0] bit functionality when the WGM4[3:0] bits are set to the fast PWM mode. Table 19-14. Compare Output Mode, Fast PWM | COM4A[1]/<br>COM4B[1] | COM4A[0]/<br>COM4B[0] | Description | |-----------------------|-----------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 0 | 0 | Normal port operation, OC4A/OC4B disconnected. | | 0 | 1 | WGM4[3:0] = 14 or 15: Toggle OC4A on Compare Match, OC4B disconnected (normal port operation). For all other WGM settings, normal port operation, OC4A/OC4B disconnected. | | 1 | 0 | Clear OC4A/OC4B on Compare Match, set OC4A/OC4B at BOTTOM (non-inverting mode) | | 1 | 1 | Set OC4A/OC4B on Compare Match, clear OC4A/OC4B at BOTTOM (inverting mode) | #### Note: 1. A special case occurs when OCR4A/OCR4B equals TOP and COM4A[1]/COM4B[1] is set. In this case, the compare match is ignored, but the set or clear is done at BOTTOM. Refer to Fast PWM Mode for details. The table below shows the COM4x[1:0] bit functionality when the WGM4[3:0] bits are set to the phase correct or the phase and frequency correct, PWM mode. Table 19-15. Compare Output Mode, Phase Correct, and Phase and Frequency Correct PWM | COM4A[1]/<br>COM4B[1] | COM4A[0]/<br>COM4B[0] | Description | |-----------------------|-----------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 0 | 0 | Normal port operation, OC4A/OC4B disconnected. | | 0 | 1 | WGM4[3:0] = 9 or 11: Toggle OC4A on Compare Match, OC4B disconnected (normal port operation). For all other WGM4 settings, normal port operation, OC4A/OC4B disconnected. | | 1 | 0 | Clear OC4A/OC4B on Compare Match when up-counting. Set OC4A/OC4B on Compare Match when down-counting. | | 1 | 1 | Set OC4A/OC4B on Compare Match when up-counting. Clear OC4A/OC4B on Compare Match when down-counting. | #### Note: 1. A special case occurs when OCR4A/OCR4B equals TOP and COM4A[1]/COM4B[1] is set. Refer to Phase Correct PWM Mode for details. ## Bits 1:0 - WGM4[1:0] Waveform Generation Mode Combined with the WGM4[3:2] bits found in the TCCR4B Register, these bits control the counting sequence of the counter, the source for maximum (TOP) counter value, and what type of waveform generation to be used. Modes of operation supported by the Timer/Counter unit are; Normal mode (counter), Clear Timer on Compare Match (CTC) mode, and three types of Pulse Width Modulation (PWM) modes. (See Modes of Operation). Table 19-16. Waveform Generation Mode Bit Description | Mode | WGM4[3] | WGM4[2]<br>(CTC1) <sup>(1)</sup> | WGM4[1]<br>(PWM1[1]) <sup>(1)</sup> | WGM4[0]<br>(PWM1[0]) <sup>(1)</sup> | Timer/<br>Counter<br>Mode of<br>Operation | ТОР | Update of<br>OCR4x at | TOV1 Flag<br>Set on | |------|---------|----------------------------------|-------------------------------------|-------------------------------------|-------------------------------------------|--------|-----------------------|---------------------| | 0 | 0 | 0 | 0 | 0 | Normal | 0xFFFF | Immediate | MAX | | 1 | 0 | 0 | 0 | 1 | PWM, Phase<br>Correct, 8-bit | 0x00FF | TOP | воттом | | 2 | 0 | 0 | 1 | 0 | PWM, Phase<br>Correct, 9-bit | 0x01FF | TOP | воттом | | 3 | 0 | 0 | 1 | 1 | PWM, Phase<br>Correct, 10-bit | 0x03FF | ТОР | воттом | | 4 | 0 | 1 | 0 | 0 | CTC | OCR4A | Immediate | MAX | | 5 | 0 | 1 | 0 | 1 | Fast PWM, 8-<br>bit | 0x00FF | воттом | TOP | | 6 | 0 | 1 | 1 | 0 | Fast PWM, 9-<br>bit | 0x01FF | воттом | TOP | | 7 | 0 | 1 | 1 | 1 | Fast PWM, 10-<br>bit | 0x03FF | воттом | TOP | | 8 | 1 | 0 | 0 | 0 | PWM, Phase<br>and Frequency<br>Correct | ICR4 | воттом | ВОТТОМ | | 9 | 1 | 0 | 0 | 1 | PWM, Phase<br>and Frequency<br>Correct | OCR4A | воттом | BOTTOM | | 10 | 1 | 0 | 1 | 0 | PWM, Phase<br>Correct | ICR4 | TOP | ВОТТОМ | | 11 | 1 | 0 | 1 | 1 | PWM, Phase<br>Correct | OCR4A | TOP | ВОТТОМ | | 12 | 1 | 1 | 0 | 0 | CTC | ICR4 | Immediate | MAX | | 13 | 1 | 1 | 0 | 1 | Reserved | - | - | - | | 14 | 1 | 1 | 1 | 0 | Fast PWM | ICR4 | воттом | TOP | | 15 | 1 | 1 | 1 | 1 | Fast PWM | OCR4A | воттом | TOP | ## Note: The CTC1 and PWM1[1:0] bit definition names are obsolete. Use the WGM4[2:0] definitions. However, the functionality and location of these bits are compatible with previous versions of the timer. ## 19.11.16 TC4 Control Register B Name: TCCR4B Offset: 0xA1 Reset: 0x00 Property: - | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |--------|-------|-------|---|---------|---------|-----|----------|-----| | | ICNC4 | ICES4 | | WGM4[3] | WGM4[2] | | CS4[2:0] | | | Access | R/W | R/W | | R/W | R/W | R/W | R/W | R/W | | Reset | 0 | 0 | | 0 | 0 | 0 | 0 | 0 | #### Bit 7 - ICNC4 Input Capture Noise Canceler Writing this bit to '1' activates the Input Capture Noise Canceler. When the noise canceler is activated, the input from the Input Capture pin (ICP4) is filtered. The filter function requires four successive equal valued samples of the ICP4 pin for changing its output. The Input Capture is therefore delayed by four Oscillator cycles when the noise canceler is enabled. ## Bit 6 - ICES4 Input Capture Edge Select This bit selects which edge on the Input Capture pin (ICP4) that is used to trigger a capture event. When the ICES4 bit is written to zero, a falling (negative) edge is used as a trigger, and when the ICES4 bit is written to '1', a rising (positive) edge will trigger the capture. When a capture is triggered according to the ICES4 setting, the counter value is copied into the Input Capture Register (ICR4). The event will also set the Input Capture Flag (ICF4), and this can be used to cause an Input Capture Interrupt if this interrupt is enabled. When the ICR4 is used as TOP value (see description of the WGM4[3:0] bits located in the TCCR4A and the TCCR4B Register), the ICP4 is disconnected and consequently, the Input Capture function is disabled. #### Bits 3, 4 – WGM4 Waveform Generation Mode Refer to TCCR4A. #### Bits 2:0 - CS4[2:0] Clock Select The three Clock Select bits select the clock source to be used by the Timer/Counter. Refer to Figure 19-9 and Figure 19-10. Table 19-17. Clock Select Bit Description | CS4[2] | CS4[1] | CS4[0] | Description | |--------|--------|--------|-------------------------------------------| | 0 | 0 | 0 | No clock source (Timer/Counter stopped). | | 0 | 0 | 1 | clk <sub>I/O</sub> /1 (No prescaling) | | 0 | 1 | 0 | clk <sub>I/O</sub> /8 (From prescaler) | | 0 | 1 | 1 | clk <sub>I/O</sub> /64 (From prescaler) | | 1 | 0 | 0 | clkl/O/256 (From prescaler) | | 1 | 0 | 1 | clk <sub>I/O</sub> /1024 (From prescaler) | # ATmega328PB # TC1, 3, 4 - 16-bit Timer/Counter1, 3, 4 with PWM | C | CS4[2] | CS4[1] | CS4[0] | Description | |---|--------|--------|--------|---------------------------------------------------------| | | 1 | 1 | 0 | External clock source on Tn pin. Clock on falling edge. | | | 1 | 1 | 1 | External clock source on Tn pin. Clock on rising edge. | # 19.11.17 TC4 Control Register C Name: TCCR4C Offset: 0xA2 Reset: 0x00 Property: - | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |--------|-------|-------|---|---|---|---|---|---| | | FOC4A | FOC4B | | | | | | | | Access | R/W | R/W | | | | | | | | Reset | 0 | 0 | | | | | | | Bits 6, 7 - FOC4 Force Output Compare for Channel B and A The FOCA/FOCB bits are only active when the WGM4[3:0] bits specifies a non-PWM mode. When writing a logical one to the FOC4A/FOC4B bit, an immediate compare match is forced on the Waveform Generation unit. The OC4A/OC4B output is changed according to its COM4x[1:0] bits setting. Note that the FOCA/FOCB bits are implemented as strobes. Therefore it is the value present in the COM4x[1:0] bits that determine the effect of the forced compare. A FOC4A/FOC4B strobe will not generate any interrupt nor will it clear the timer in Clear Timer on Compare Match (CTC) mode using OCR4A as TOP. The FOC4A/FOC4B bits are always read as zero. ## 19.11.18 TC4 Counter Value Low and High byte Name: TCNT4L and TCNT4H Offset: 0xA4 Reset: 0x00 Property: - The TCNT4L and TCNT4H register pair represents the 16-bit value, TCNT4. The low byte [7:0] (suffix L) is accessible at the original offset. The high byte [15:8] (suffix H) can be accessed at offset + 0x01. For more details on reading and writing 16-bit registers, refer to *Accessing 16-bit Timer/Counter Registers*. | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | |--------|-----|-------------|-----|------|--------|-----|-----|-----|--|--| | | | TCNT4[15:8] | | | | | | | | | | Access | R/W | | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | | | | | | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | | | TCNT | 4[7:0] | | | | | | | Access | R/W | | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | # Bits 15:0 - TCNT4[15:0] Timer/Counter 4 Counter Value The two Timer/Counter I/O locations (TCNT4H and TCNT4L, combined TCNT4) give direct access, both for read and for write operations, to the Timer/Counter unit 16-bit counter. To ensure that both the high and low bytes are read and written simultaneously when the CPU accesses these registers, the access is performed using an 8-bit temporary High Byte Register (TEMP). This temporary register is shared by all the other 16-bit registers. Refer to *Accessing 16-bit Timer/Counter Registers* for details. Modifying the counter (TCNT4) while the counter is running introduces a risk of missing a compare match between TCNT4 and one of the OCR4x Registers. Writing to the TCNT4 Register blocks (removes) the compare match on the following timer clock for all compare units. #### **Related Links** ## 19.11.19 Input Capture Register 4 Low and High byte Name: ICR4L and ICR4H Offset: 0xA6 Reset: 0x00 Property: - The ICR4L and ICR4H register pair represents the 16-bit value, ICR4. The low byte [7:0] (suffix L) is accessible at the original offset. The high byte [15:8] (suffix H) can be accessed at offset + 0x01. For more details on reading and writing 16-bit registers, refer to Accessing 16-bit Timer/Counter Registers. | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | |--------|-----|-----|-----|------|--------|-----|-----|-----| | | | | | ICR4 | [15:8] | | | | | Access | R/W | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | ICR4 | 1[7:0] | | | | | Access | R/W | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | # Bits 15:0 - ICR4[15:0] Input Capture 3 The Input Capture is updated with the counter (TCNT4) value each time an event occurs on the ICP4 pin (or optionally on the Analog Comparator output for Timer/Counter4). The Input Capture can be used for defining the counter TOP value. The Input Capture Register is 16-bit in size. To ensure that both the high and low bytes are read simultaneously when the CPU accesses these registers, the access is performed using an 8-bit temporary High Byte Register (TEMP). This temporary register is shared by all the other 16-bit registers. Refer to *Accessing 16-bit Timer/Counter Registers* for details. #### **Related Links** ## 19.11.20 Output Compare Register 4 A Low and High byte Name: OCR4AL and OCR4AH Offset: 0xA8 Reset: 0x00 Property: The OCR4AL and OCR4AH register pair represents the 16-bit value, OCR4A. The low byte [7:0] (suffix L) is accessible at the original offset. The high byte [15:8] (suffix H) can be accessed at offset + 0x01. For more details on reading and writing 16-bit registers, refer to Accessing 16-bit Timer/Counter Registers. | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | |--------|-----|-----|-----|------|---------|-----|-----|-----| | | | | | OCR4 | A[15:8] | | | | | Access | R/W | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | OCR4 | A[7:0] | | | | | Access | R/W | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | # Bits 15:0 - OCR4A[15:0] Output Compare 4 A The Output Compare Registers contain a 16-bit value that is continuously compared with the counter value (TCNT4). A match can be used to generate an Output Compare interrupt or to generate a waveform output on the OC4A pin. The Output Compare Registers are 16 bits in size. To ensure that both the high and low bytes are written simultaneously when the CPU writes to these registers, the access is performed using an 8-bit temporary High Byte Register (TEMP). This temporary register is shared by all the other 16-bit registers. Refer to Accessing 16-bit Timer/Counter Registers for details. #### **Related Links** ## 19.11.21 Output Compare Register 4 B Low and High byte Name: OCR4BL and OCR4BH Offset: 0xAA Reset: 0x00 Property: - The OCR4BL and OCR4BH register pair represents the 16-bit value, OCR4B. The low byte [7:0] (suffix L) is accessible at the original offset. The high byte [15:8] (suffix H) can be accessed at offset + 0x01. For more details on reading and writing 16-bit registers, refer to *Accessing 16-bit Timer/Counter Registers*. | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | |--------|-----|-----|-----|------|---------|-----|-----|-----| | | | | | OCR4 | B[15:8] | | | | | Access | R/W | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | OCR4 | IB[7:0] | | | | | Access | R/W | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | # Bits 15:0 - OCR4B[15:0] Output Compare 4 B The Output Compare Registers contain a 16-bit value that is continuously compared with the counter value (TCNT4). A match can be used to generate an Output Compare interrupt or to generate a waveform output on the OC4B pin. The Output Compare Registers are 16 bits in size. To ensure that both the high and low bytes are written simultaneously when the CPU writes to these registers, the access is performed using an 8-bit temporary High Byte Register (TEMP). This temporary register is shared by all the other 16-bit registers. Refer to *Accessing 16-bit Timer/Counter Registers* for details. #### **Related Links** ## 19.11.22 Timer/Counter 1 Interrupt Mask Register Name: TIMSK1 Offset: 0x6F Reset: 0x00 Property: | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | |--------|---|---|-------|---|---|--------|--------|-------|---| | | | | ICIE1 | | | OCIE1B | OCIE1A | TOIE1 | 1 | | Access | | | R/W | | | R/W | R/W | R/W | _ | | Reset | | | 0 | | | 0 | 0 | 0 | | #### Bit 5 - ICIE1 Timer/Counter 1, Input Capture Interrupt Enable When this bit is written to '1', and the I-flag in the Status register is set (interrupts globally enabled), the Timer/Counter 1 Input Capture interrupt is enabled. The corresponding Interrupt Vector is executed when the ICF1 flag, located in TIFR1, is set. ## Bit 2 - OCIE1B Timer/Counter 1, Output Compare B Match Interrupt Enable When this bit is written to '1', and the I-flag in the Status register is set (interrupts globally enabled), the Timer/Counter 1 Output Compare B Match interrupt is enabled. The corresponding interrupt vector is executed when the OCF1B flag, located in TIFR1, is set. ## Bit 1 – OCIE1A Timer/Counter 1, Output Compare A Match Interrupt Enable When this bit is written to '1', and the I-flag in the Status register is set (interrupts globally enabled), the Timer/Counter 1 Output Compare A Match interrupt is enabled. The corresponding Interrupt Vector is executed when the OCF1A Flag, located in TIFR1, is set. #### Bit 0 - TOIE1 Timer/Counter 1, Overflow Interrupt Enable When this bit is written to '1', and the I-flag in the Status register is set (interrupts globally enabled), the Timer/Counter 1 Overflow interrupt is enabled. The corresponding interrupt vector is executed when the TOV flag, located in TIFR1, is set. DS40001906C-page 209 ## 19.11.23 Timer/Counter 3 Interrupt Mask Register Name: TIMSK3 Offset: 0x71 Reset: 0x00 Property: | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |--------|---|---|-------|---|---|--------|--------|-------| | | | | ICIE3 | | | OCIE3B | OCIE3A | TOIE3 | | Access | | | R/W | | | R/W | R/W | R/W | | Reset | | | 0 | | | 0 | 0 | 0 | #### Bit 5 - ICIE3 Timer/Counter 3, Input Capture Interrupt Enable When this bit is written to one, and the I-flag in the Status Register is set (interrupts globally enabled), the Timer/Counter3 Input Capture interrupt is enabled. The corresponding Interrupt Vector is executed when the ICF3 Flag, located in TIFR3, is set. ## Bit 2 – OCIE3B Timer/Counter3, Output Compare B Match Interrupt Enable When this bit is written to one, and the I-flag in the Status Register is set (interrupts globally enabled), the Timer/Counter 3 Output Compare B Match interrupt is enabled. The corresponding Interrupt Vector is executed when the OCF3B Flag, located in TIFR3, is set. ## Bit 1 - OCIE3A Timer/Counter 3, Output Compare A Match Interrupt Enable When this bit is written to one, and the I-flag in the Status Register is set (interrupts globally enabled), the Timer/Counter 3 Output Compare A Match interrupt is enabled. The corresponding Interrupt Vector is executed when the OCF3A Flag, located in TIFR3, is set. #### Bit 0 - TOIE3 Timer/Counter 3, Overflow Interrupt Enable When this bit is written to one, and the I-flag in the Status Register is set (interrupts globally enabled), the Timer/Counter 3 Overflow interrupt is enabled. The corresponding Interrupt Vector is executed when the TOV3 Flag, located in TIFR3, is set. ## 19.11.24 Timer/Counter 4 Interrupt Mask Register Name: TIMSK4 Offset: 0x72 Reset: 0x00 Property: - | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | |--------|---|---|-------|---|---|--------|--------|-------|---| | | | | ICIE4 | | | OCIE4B | OCIE4A | TOIE4 | | | Access | | | R/W | | | R/W | R/W | R/W | - | | Reset | | | 0 | | | 0 | 0 | 0 | | #### Bit 5 - ICIE4 Timer/Counter 4, Input Capture Interrupt Enable When this bit is written to one, and the I-flag in the Status Register is set (interrupts globally enabled), the Timer/Counter 4 Input Capture interrupt is enabled. The corresponding Interrupt Vector is executed when the ICF4 Flag, located in TIFR4, is set. ## Bit 2 – OCIE4B Timer/Counter 4, Output Compare B Match Interrupt Enable When this bit is written to one, and the I-flag in the Status Register is set (interrupts globally enabled), the Timer/Counter n Output Compare B Match interrupt is enabled. The corresponding Interrupt Vector is executed when the OCF4B Flag, located in TIFR4, is set. ## Bit 1 – OCIE4A Timer/Counter 4, Output Compare A Match Interrupt Enable When this bit is written to one, and the I-flag in the Status Register is set (interrupts globally enabled), the Timer/Counter n Output Compare A Match interrupt is enabled. The corresponding Interrupt Vector is executed when the OCF4A Flag, located in TIFR4, is set. #### Bit 0 - TOIE4 Timer/Counter 4, Overflow Interrupt Enable When this bit is written to one, and the I-flag in the Status Register is set (interrupts globally enabled), the Timer/Counter 4 Overflow interrupt is enabled. The corresponding Interrupt Vector is executed when the TOV Flag, located in TIFR4, is set. ## 19.11.25 TC1 Interrupt Flag Register Name: TIFR1 Offset: 0x36 Reset: 0x00 **Property:** When addressing as I/O Register: address offset is 0x16 When addressing I/O registers as data space using LD and ST instructions, the provided offset must be used. When using the I/O specific commands IN and OUT, the offset is reduced by 0x20, resulting in an I/O address offset within 0x00 - 0x3F. The device is a complex microcontroller with more peripheral units than can be supported within the 64 locations reserved in Opcode for the IN and OUT instructions. For the extended I/O space from 0x60 in SRAM, only the ST/STS/STD and LD/LDS/LDD instructions can be used. | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | |--------|---|---|------|---|---|-------|-------|------|---| | | | | ICF1 | | | OCF1B | OCF1A | TOV1 | 1 | | Access | | | R/W | | | R/W | R/W | R/W | _ | | Reset | | | 0 | | | 0 | 0 | 0 | | #### Bit 5 - ICF1 Timer/Counter 1, Input Capture Flag This flag is set when a capture event occurs on the ICP1 pin. When the Input Capture Register (ICR1) is set by the WGM1[3:0] to be used as the TOP value, the ICF1 Flag is set when the counter reaches the TOP value. ICF1 is automatically cleared when the Input Capture Interrupt Vector is executed. Alternatively, ICF1 can be cleared by writing a logic one to its bit location. #### Bit 2 - OCF1B Timer/Counter 1, Output Compare B Match Flag This flag is set in the timer clock cycle after the counter (TCNT1) value matches the Output Compare Register B (OCR1B). Note that a Forced Output Compare (FOC1B) strobe will not set the OCF1B Flag. OCF1B is automatically cleared when the Output Compare Match B Interrupt Vector is executed. Alternatively, OCF1B can be cleared by writing a logic one to its bit location. #### Bit 1 – OCF1A Timer/Counter 1, Output Compare A Match Flag This flag is set in the timer clock cycle after the counter (TCNT1) value matches the Output Compare Register A (OCR1A). Note that a Forced Output Compare (FOC1A) strobe will not set the OCF1A Flag. OCF1A is automatically cleared when the Output Compare Match A Interrupt Vector is executed. Alternatively, OCF1A can be cleared by writing a logic one to its bit location. # Bit 0 - TOV1 Timer/Counter 1, Overflow Flag The setting of this flag is dependent on the WGM1[3:0] bits setting. In Normal and CTC modes, the TOV1 Flag is set when the timer overflows. Refer to the Waveform Generation Mode bit description for the TOV1 Flag behavior when using another WGM1[3:0] bit setting. TOV1 is automatically cleared when the Timer/Counter 1 Overflow Interrupt Vector is executed. Alternatively, TOV1 can be cleared by writing a logic one to its bit location. ## 19.11.26 TC3 Interrupt Flag Register Name: TIFR3 Offset: 0x38 Reset: 0x00 **Property:** When addressing as I/O Register: address offset is 0x18 When addressing I/O registers as data space using LD and ST instructions, the provided offset must be used. When using the I/O specific commands IN and OUT, the offset is reduced by 0x20, resulting in an I/O address offset within 0x00 - 0x3F. The device is a complex microcontroller with more peripheral units than can be supported within the 64 locations reserved in Opcode for the IN and OUT instructions. For the extended I/O space from 0x60 in SRAM, only the ST/STS/STD and LD/LDS/LDD instructions can be used. | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |--------|---|---|------|---|---|-------|-------|------| | | | | ICF3 | | | OCF3B | OCF3A | TOV3 | | Access | | | R/W | | | R/W | R/W | R/W | | Reset | | | 0 | | | 0 | 0 | 0 | #### Bit 5 - ICF3 Timer/Counter3, Input Capture Flag This flag is set when a capture event occurs on the ICP3 pin. When the Input Capture Register (ICR3) is set by the WGM33:0 to be used as the TOP value, the ICF3 Flag is set when the counter reaches the TOP value. ICF3 is automatically cleared when the Input Capture Interrupt Vector is executed. Alternatively, ICF3 can be cleared by writing a logic one to its bit location. # Bit 2 - OCF3B Timer/Counter3, Output Compare B Match Flag This flag is set in the timer clock cycle after the counter (TCNT3) value matches the Output Compare Register B (OCR3B). Note that a Forced Output Compare (FOC3B) strobe will not set the OCF3B Flag. OCF3B is automatically cleared when the Output Compare Match B Interrupt Vector is executed. Alternatively, OCF3B can be cleared by writing a logic one to its bit location. #### Bit 1 – OCF3A Timer/Counter3, Output Compare A Match Flag This flag is set in the timer clock cycle after the counter (TCNT3) value matches the Output Compare Register A (OCR3A). Note that a Forced Output Compare (FOC3A) strobe will not set the OCF3A Flag. OCF3A is automatically cleared when the Output Compare Match A Interrupt Vector is executed. Alternatively, OCF3A can be cleared by writing a logic one to its bit location. # Bit 0 - TOV3 Timer/Counter1, Overflow Flag The setting of this flag is dependent on the WGM33:0 bits setting. In Normal and CTC modes, the TOV3 Flag is set when the timer overflows. Refer to Table 19-6 for the TOV3 Flag behavior when using another WGM33:0 bit setting. TOV3 is automatically cleared when the Timer/Counter1 Overflow Interrupt Vector is executed. Alternatively, TOV3 can be cleared by writing a logic one to its bit location. ## 19.11.27 TC4 Interrupt Flag Register TIFR4 Name: Offset: 0x39 Reset: 0x00 **Property:** When addressing as I/O Register: address offset is 0x18, 0x19 When addressing I/O registers as data space using LD and ST instructions, the provided offset must be used. When using the I/O specific commands IN and OUT, the offset is reduced by 0x20, resulting in an I/O address offset within 0x00 - 0x3F. The device is a complex microcontroller with more peripheral units than can be supported within the 64 locations reserved in Opcode for the IN and OUT instructions. For the extended I/O space from 0x60 in SRAM, only the ST/STS/STD and LD/LDS/LDD instructions can be used. | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | |--------|---|---|------|---|---|-------|-------|------|---| | | | | ICF4 | | | OCF4B | OCF4A | TOV4 | | | Access | | | R/W | | | R/W | R/W | R/W | - | | Reset | | | 0 | | | 0 | 0 | 0 | | #### Bit 5 - ICF4 Timer/Counter 4, Input Capture Flag This flag is set when a capture event occurs on the ICP4 pin. When the Input Capture 4 Register (ICR4) is set by the WGM[3:0] to be used as the TOP value, the ICF4 Flag is set when the counter reaches the TOP value. ICF4 is automatically cleared when the Input Capture Interrupt Vector is executed. Alternatively, ICF4 can be cleared by writing a logic one to its bit location. #### Bit 2 – OCF4B Timer/Counter 4, Output Compare B Match Flag This flag is set in the timer clock cycle after the counter (TCNT4) value matches the Output Compare Register B (OCR4B). Note that a Forced Output Compare (FOC4B) strobe will not set the OCF4B Flag. OCF4B is automatically cleared when the Output Compare Match B Interrupt Vector is executed. Alternatively, OCF4B can be cleared by writing a logic one to its bit location. # Bit 1 – OCF4A Timer/Counter 4, Output Compare A Match Flag This flag is set in the timer clock cycle after the counter (TCNT4) value matches the Output Compare 4 Register A (OCR4A). Note that a Forced Output Compare (FOC4A) strobe will not set the OCF4A Flag. OCF4A is automatically cleared when the Output Compare Match A Interrupt Vector is executed. Alternatively, OCF4A can be cleared by writing a logic one to its bit location. # Bit 0 - TOV4 Timer/Counter 4, Overflow Flag The setting of this flag is dependent on the WGM[3:0] bits setting. In Normal and CTC modes, the TOV4 Flag is set when the timer overflows. Refer to the Waveform Generation Mode bit description for the TOV4 Flag behavior when using another WGM[3:0] bit setting. TOV is automatically cleared when the Timer/Counter 4 Overflow Interrupt Vector is executed. Alternatively, TOV4 can be cleared by writing a logic one to its bit location. DS40001906C-page 214 # 20. Timer/Counter 0, 1, 3, 4 Prescalers The 8-bit Timer/Counter0 (TC0) and the 16-bit Timer/Counters 1, 3, 4 (TC1, TC3, and TC4) share the same prescaler module, but the Timer/Counters can have different prescaler settings. The following description applies to TC0, TC1, TC3, and TC4. #### **Related Links** TC0 - 8-bit Timer/Counter0 with PWM TC1, 3, 4 - 16-bit Timer/Counter1, 3, 4 with PWM ## 20.1 Internal Clock Source The Timer/Counter can be clocked directly by the system clock (by setting the CSn[2:0]=0x01). This provides the fastest operation, with a maximum Timer/Counter clock frequency equal to system clock frequency ( $f_{CLK\_I/O}$ ). Alternatively, one of four taps from the prescaler can be used as a clock source. The prescaled clock has a frequency of either $f_{CLK\_I/O}/8$ , $f_{CLK\_I/O}/64$ , $f_{CLK\_I/O}/256$ , or $f_{CLK\_I/O}/1024$ . ## 20.2 Prescaler Reset The prescaler is free-running, i.e., operates independently of the Clock Select logic of the Timer/Counter, and it is shared by Timer/Counter1 and Timer/Counter0. Since the prescaler is not affected by the Timer/Counter's clock select, the state of the prescaler will have implications for situations where a prescaled clock is used. One example of prescaling artifacts occurs when the timer is enabled and clocked by the prescaler (0x06 > CSn[2:0] > 0x01). The number of system clock cycles from when the timer is enabled to the first count occurs can be from 1 to N+1 system clock cycles, where N equals the prescaler divisor (8, 64, 256, or 1024). It is possible to use the prescaler reset for synchronizing the Timer/Counter to program execution. However, care must be taken if the other Timer/Counter that shares the same prescaler also uses prescaling. A prescaler reset will affect the prescaler period for all Timer/Counters it is connected to. # 20.3 External Clock Source An external clock source applied to the T1/T0 pin can be used as Timer/Counter clock ( $clk_{T1}/clk_{T0}$ ). The T1/T0 pin is sampled once every system clock cycle by the pin synchronization logic. The synchronized (sampled) signal is then passed through the edge detector. See also the block diagram of the T1/T0 synchronization and edge detector logic below. The registers are clocked at the positive edge of the internal system clock ( $clk_{I/O}$ ). The latch is transparent in the high period of the internal system clock. The edge detector generates one $clk_{T1}/clk_{T0}$ pulse for each positive (CSn[2:0]=0x7) or negative (CSn[2:0]=0x6) edge it detects. Figure 20-1. T1/T0 Pin Sampling The synchronization and edge detector logic introduces a delay of 2.5 to 3.5 system clock cycles from an edge has been applied to the T1/T0 pin to the counter is updated. Enabling and disabling of the clock input must be done when T1/T0 has been stable for at least one system clock cycle, otherwise it is a risk that a false Timer/Counter clock pulse is generated. Each half period of the external clock applied must be longer than one system clock cycle to ensure correct sampling. The external clock must be guaranteed to have less than half the system clock frequency ( $f_{Tn} < f_{clk\_I/O}/2$ ) given a 50% duty cycle. Since the edge detector uses sampling, the maximum frequency of an external clock it can detect is half the sampling frequency (Nyquist sampling theorem). However, due to variation of the system clock frequency and duty cycle caused by the tolerances of the oscillator source (crystal, resonator, and capacitors), it is recommended that maximum frequency of an external clock source is less than $f_{clk\_I/O}/2.5$ . An external clock source cannot be prescaled. Figure 20-2. Prescaler for Timer/Counter0 and Timer/Counter1(1) **Note:** 1. The synchronization logic on the input pins (T1/T0) is shown in the block diagram above. # 20.4 Register Description ### 20.4.1 General Timer/Counter Control Register Name: GTCCR Offset: 0x43 Reset: 0x00 **Property:** When addressing as I/O register: address offset is 0x23 When addressing I/O registers as data space using LD and ST instructions, the provided offset must be used. When using the I/O specific commands IN and OUT, the offset is reduced by 0x20, resulting in an I/O address offset within 0x00 - 0x3F. The device is a complex microcontroller with more peripheral units than can be supported within the 64 locations reserved in Opcode for the IN and OUT instructions. For the extended I/O space from 0x60 in SRAM, only the ST/STS/STD and LD/LDS/LDD instructions can be used. | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | |--------|-----|---|---|---|---|---|--------|---------|---| | | TSM | | | | | | PSRASY | PSRSYNC | l | | Access | R/W | | | | | | R/W | R/W | | | Reset | 0 | | | | | | 0 | 0 | | ### Bit 7 - TSM Timer/Counter Synchronization Mode Writing the TSM bit to one activates the Timer/Counter Synchronization mode. In this mode, the value that is written to the PSRASY and PSRSYNC bits is kept, hence keeping the corresponding prescaler reset signals asserted. This ensures that the corresponding Timer/Counters are halted and can be configured to the same value without the risk of one of them advancing during configuration. When the TSM bit is written to zero, the PSRASY and PSRSYNC bits are cleared by hardware, and the Timer/Counters start counting simultaneously. ### Bit 1 – PSRASY Prescaler Reset Timer/Counter2 When this bit is one, the Timer/Counter2 prescaler will be reset. This bit is normally cleared immediately by hardware. If the bit is written when Timer/Counter2 is operating in Asynchronous mode, the bit will remain one until the prescaler has been reset. The bit will not be cleared by hardware if the TSM bit is set. ### Bit 0 - PSRSYNC Prescaler Reset When this bit is one, Timer/Counter 0, 1, 3, 4 prescaler will be Reset. This bit is normally cleared immediately by hardware, except if the TSM bit is set. Note that Timer/Counter 0, 1, 3, 4 share the same prescaler and a reset of this prescaler will affect the mentioned timers. # 21. TC2 - 8-bit Timer/Counter2 with PWM and Asynchronous Operation ### 21.1 Features - · Channel Counter - Clear Timer on Compare Match (Auto Reload) - · Glitch-free, Phase Correct Pulse Width Modulator (PWM) - · Frequency Generator - 10-bit Clock Prescaler - Overflow and Compare Match Interrupt Sources (TOV2, OCF2A, and OCF2B) - Allows Clocking from External 32 kHz Watch Crystal Independent of the I/O Clock ### 21.2 Overview Timer/Counter2 (TC2) is a general purpose, channel, 8-bit Timer/Counter module. A simplified block diagram of the 8-bit Timer/Counter is shown below. CPU accessible I/O registers, including I/O bits and I/O pins, are shown in bold. The device-specific I/O register and bit locations are listed in the following register description. For the actual placement of I/O pins, refer to the pinout diagram. The TC2 is enabled when the PRTIM2 bit in the Power Reduction Register (PRR0.PRTIM2) is written to '1'. Figure 21-1. 8-bit Timer/Counter Block Diagram **Related Links** Pin Configurations Pin Descriptions #### 21.2.1 **Definitions** Many register and bit references in this section are written in general form: - n=2 represents the Timer/Counter number - x=A,B represents the Output Compare Unit A or B However, when using the register or bit definitions in a program, the precise form must be used, i.e., TCNT2 for accessing Timer/Counter2 counter value. The following definitions are used throughout the section: ### Table 21-1. Definitions | Constant | Description | |----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | воттом | The counter reaches the BOTTOM when it becomes zero (0x00). | | MAX | The counter reaches its maximum when it becomes 0xFF (decimal 255). | | TOP | The counter reaches the TOP when it becomes equal to the highest value in the count sequence. The TOP value can be assigned to be the fixed value 0xFF (MAX) or the value stored in the OCR2A Register. The assignment is dependent on the mode of operation. | ### 21.2.2 Registers The Timer/Counter (TCNT2) and Output Compare Register (OCR2A and OCR2B) are 8-bit registers. Interrupt request (shorten as Int.Req.) signals are all visible in the Timer Interrupt Flag Register (TIFR2). All interrupts are individually masked with the Timer Interrupt Mask register (TIMSK2). TIFR2 and TIMSK2 are not shown in the figure. The Timer/Counter can be clocked internally, via the prescaler, or asynchronously clocked from the TOSC1/2 pins, as detailed later in this section. The asynchronous operation is controlled by the Asynchronous Status Register (ASSR). The Clock Select logic block controls which clock source he Timer/Counter uses to increment (or decrement) its value. The Timer/Counter is inactive when no clock source is selected. The output from the Clock Select logic is referred to as the timer clock (clk<sub>T2</sub>). The double buffered Output Compare Register (OCR2A and OCR2B) are compared with the Timer/ Counter value at all times. The result of the compare can be used by the waveform generator to generate a PWM or variable frequency output on the Output Compare pins (OC2A and OC2B). See Output Compare Unit for details. The compare match event will also set the Compare Flag (OCF2A or OCF2B) which can be used to generate an output compare interrupt request. ### 21.3 Timer/Counter Clock Sources The Timer/Counter can be clocked by an internal synchronous or an external asynchronous clock source: The clock source $clk_{T2}$ is by default equal/synchronous to the MCU clock, $clk_{I/O}$ . When the Asynchronous TC2 bit in the Asynchronous Status Register (ASSR.AS2) is written to '1', the clock source is taken from the Timer/Counter Oscillator connected to TOSC1 and TOSC2. For details on asynchronous operation, see the description of the ASSR. For details on clock sources and prescaler, see Timer/Counter Prescaler. ### 21.4 Counter Unit The main part of the 8-bit Timer/Counter is the programmable bi-directional counter unit. Below is the block diagram of the counter and its surroundings. Table 21-2. Signal description (internal signals): | Signal name | Description | |-------------------|-------------------------------------------------------------------------| | count | Increment or decrement TCNT2 by 1. | | direction | Selects between increment and decrement. | | clear | Clear TCNT2 (set all bits to zero). | | clk <sub>Tn</sub> | Timer/Counter clock, referred to as clk <sub>T2</sub> in the following. | | top | Signalizes that TCNT2 has reached maximum value. | | bottom | Signalizes that TCNT2 has reached minimum value (zero). | Depending on the mode of operation used, the counter is cleared, incremented, or decremented at each timer clock ( $clk_{T2}$ ). $clk_{T2}$ can be generated from an external or internal clock source, selected by the Clock Select bits (CS2[2:0]). When no clock source is selected (CS2[2:0]=0x0) the timer is stopped. However, the TCNT2 value can be accessed by the CPU, regardless of whether $clk_{T2}$ is present or not. A CPU write overrides (has priority over) all counter clear or count operations. The counting sequence is determined by the setting of the WGM21 and WGM20 bits located in the Timer/Counter Control Register (TCCR2A) and the WGM22 bit located in the Timer/Counter Control Register B (TCCR2B). There are close connections between how the counter behaves (counts) and how waveforms are generated on the Output Compare outputs OC2A and OC2B. For more details about advanced counting sequences and waveform generation, see "Modes of Operation". The Timer/Counter Overflow Flag (TOV2) is set according to the mode of operation selected by the TCC2B.WGM2[2:0] bits. TOV2 can be used for generating a CPU interrupt. ### 21.5 Output Compare Unit The 8-bit comparator continuously compares TCNT2 with the Output Compare Register (OCR2A and OCR2B). Whenever TCNT2 equals OCR2A or OCR2B, the comparator signals a match. A match will set the Output Compare Flag (OCF2A or OCF2B) at the next timer clock cycle. If the corresponding interrupt is enabled, the output compare flag generates an output compare interrupt. The output compare flag is automatically cleared when the interrupt is executed. Alternatively, the output compare flag can be cleared by software by writing a logical one to its I/O bit location. The waveform generator uses the match signal to generate an output according to operating mode set by the WGM2[2:0] bits and Compare Output mode (COM2x[1:0]) bits. The max and bottom signals are used by the waveform generator for handling the special cases of the extreme values in some modes of operation (See Modes of Operation). The following figure shows a block diagram of the output compare unit. Figure 21-3. Output Compare Unit, Block Diagram The OCR2x is double buffered when using any of the Pulse Width Modulation (PWM) modes. For the Normal and Clear Timer on Compare (CTC) modes of operation, the double buffering is disabled. The double buffering synchronizes the update of the OCR2x to either top or bottom of the counting sequence. The synchronization prevents the occurrence of odd-length, non-symmetrical PWM pulses, thereby making the output glitch-free. The OCR2x access may seem complex, but this is not the case. When the double buffering is enabled, the CPU has access to the OCR2x buffer register, and if double buffering is disabled the CPU will access the OCR2x directly. ### **Related Links** Modes of Operation #### 21.5.1 **Force Output Compare** In non-PWM waveform generation modes, the match output of the comparator can be forced by writing a one to the Force Output Compare (FOC2x) bit. Forcing compare match will not set the OCF2x Flag or reload/clear the timer, but the OC2x pin will be updated as if a real compare match had occurred (the COM2x[1:0] bits settings define whether the OC2x pin is set, cleared or toggled). #### 21.5.2 **Compare Match Blocking by TCNT2 Write** All CPU write operations to the TCNT2 register will block any compare match that occurs in the next timer clock cycle, even when the timer is stopped. This feature allows OCR2x to be initialized to the same value as TCNT2 without triggering an interrupt when the Timer/Counter clock is enabled. ### 21.5.3 Using the Output Compare Unit Since writing TCNT2 in any mode of operation will block all compare matches for one timer clock cycle, there are risks involved when changing TCNT2 when using the output compare channel, independently of whether the Timer/Counter is running or not. If the value written to TCNT2 equals the OCR2x value, the compare match will be missed, resulting in incorrect waveform generation. Similarly, do not write the TCNT2 value equal to BOTTOM when the counter is counting down. The setup of the OC2x should be performed before setting the data direction register for the port pin to output. The easiest way of setting the OC2x value is to use the Force Output Compare (FOC2x) strobe bit in Normal mode. The OC2x register keeps its value even when changing between Waveform Generation modes. Be aware that the COM2x[1:0] bits are not double buffered together with the compare value. Changing the COM2x[1:0] bits will take effect immediately. ### 21.6 Compare Match Output Unit The Compare Output mode (COM2x[1:0]) bits have two functions. The waveform generator uses the COM2x[1:0] bits for defining the Output Compare (OC2x) state at the next compare match. Also, the COM2x[1:0] bits control the OC2x pin output source. The following figure shows a simplified schematic of the logic affected by the COM2x[1:0] bit setting. The I/O registers, I/O bits, and I/O pins in the figure are shown in bold. Only the parts of the general I/O Port Control registers (DDR and PORT) that are affected by the COM2x[1:0] bits are shown. When referring to the OC2x state, the reference is for the internal OC2x register, not the OC2x pin. Figure 21-4. Compare Match Output Unit, Schematic The general I/O port function is overridden by the Output Compare (OC2x) from the waveform generator if either of the COM2x1:0 bits are set. However, the OC2x pin direction (input or output) is still controlled by the Data Direction Register (DDR) for the port pin. The DDR bit for the OC2x pin (DDR\_OC2x) must be set as output before the OC2x value is visible on the pin. The port override function is independent of the Waveform Generation mode. ### TC2 - 8-bit Timer/Counter2 with PWM and Asynchrono... The design of the output compare pin logic allows initialization of the OC2x state before the output is enabled. Note that some COM2x[1:0] bit settings are reserved for certain modes of operation. See Register Description. #### Related Links Modes of Operation #### 21.6.1 **Compare Output Mode and Waveform Generation** The waveform generator uses the COM2x[1:0] bits differently in normal, CTC, and PWM modes. For all modes, setting the COM2x[1:0] = 0 tells the waveform generator that no action on the OC2x register is to be performed on the next compare match. Refer also to the descriptions of the output modes. A change of the COM2x[1:0] bits state will have effect at the first compare match after the bits are written. For non-PWM modes, the action can be forced to have an immediate effect by using the FOC2x strobe bits. #### 21.7 **Modes of Operation** The mode of operation, i.e., the behavior of the Timer/Counter and the Output Compare pins, is defined by the combination of the Waveform Generation mode (WGM2[2:0]) and Compare Output mode (COM2x[1:0]) bits. The Compare Output mode bits do not affect the counting sequence, while the Waveform Generation mode bits do. The COM2x[1:0] bits control whether the PWM output generated should be inverted or not (inverted or non-inverted PWM). For non-PWM modes, the COM2x[1:0] bits control whether the output should be set, cleared, or toggled at a compare match (See Compare Match Output Unit). For detailed timing information refer to Timer/Counter Timing Diagrams. #### 21.7.1 **Normal Mode** The simplest mode of operation is the Normal mode (WGM2[2:0] = 0). In this mode, the counting direction is always up (incrementing), and no counter clear is performed. The counter simply overruns when it passes its maximum 8-bit value (TOP = 0xFF) and then restarts from the bottom (0x00). In normal operation, the Timer/Counter Overflow Flag (TOV2) will be set in the same timer clock cycle as the TCNT2 becomes zero. The TOV2 Flag, in this case, behaves like a ninth bit, except that it is only set, not cleared. However, combined with the timer overflow interrupt that automatically clears the TOV2 Flag, the timer resolution can be increased by software. There are no special cases to consider in the Normal mode, a new counter value can be written anytime. The Output Compare unit can be used to generate interrupts at some given time. Using the Output Compare to generate waveforms in Normal mode is not recommended since this will occupy too much of the CPU time. #### 21.7.2 Clear Timer on Compare Match (CTC) Mode In Clear Timer on Compare or CTC mode (WGM2[2:0] = 2), the OCR2A Register is used to manipulate the counter resolution. In CTC mode the counter is cleared to zero when the counter value (TCNT2) matches the OCR2A. The OCR2A defines the top value for the counter, hence also its resolution. This mode allows greater control of the compare match output frequency. It also simplifies the operation of counting external events. The timing diagram for the CTC mode is as follows. The counter value (TCNT2) increases until a compare match occurs between TCNT2 and OCR2A, and then counter (TCNT2) is cleared. Figure 21-5. CTC Mode, Timing Diagram An interrupt can be generated each time the counter value reaches the TOP value by using the OCF2A Flag. If the interrupt is enabled, the interrupt handler routine can be used for updating the TOP value. However, changing TOP to a value close to BOTTOM when the counter is running with none or a low prescaler value must be done with care since the CTC mode does not have the double buffering feature. If the new value written to OCR2A is lower than the current value of TCNT2, the counter will miss the compare match. The counter will then have to count to its maximum value (0xFF) and wrap around starting at 0x00 before the compare match can occur. For generating a waveform output in CTC mode, the OC2A output can be set to toggle its logical level on each compare match by setting the Compare Output mode bits to toggle mode (COM2A[1:0] = 1). The OC2A value will not be visible on the port pin unless the data direction for the pin is set to output. The waveform generated will have a maximum frequency of f<sub>OC2A</sub> = f<sub>clk I/O</sub>/2 when OCR2A is set to zero (0x00). The waveform frequency is defined by the following equation: $$f_{\text{OCnx}} = \frac{f_{\text{clk\_I/O}}}{2 \cdot N \cdot (1 + \text{OCRnx})}$$ The N variable represents the prescale factor (1, 8, 32, 64, 128, 256, or 1024). As for the Normal mode of operation, the TOV2 Flag is set in the same timer clock cycle that the counter counts from MAX to 0x00. #### 21.7.3 **Fast PWM Mode** The fast Pulse Width Modulation or fast PWM mode (WGM2[2:0] = 0x3 or 0x7) provides a high frequency PWM waveform generation option. The fast PWM differs from the other PWM option by its single-slope operation. The counter counts from BOTTOM to TOP then restarts from BOTTOM. TOP is defined as 0xFF when WGM2[2:0] = 0x3, and OCR2A when WGM2[2:0] = 0x7. In non-inverting Compare Output mode, the Output Compare (OC2x) is cleared on the compare match between TCNT2 and OCR2x and set at BOTTOM. In inverting Compare Output mode, the output is set on compare match and cleared at BOTTOM. Due to the single-slope operation, the operating frequency of the fast PWM mode can be twice as high as the phase correct PWM mode that uses dual-slope operation. This high frequency makes the fast PWM mode well suited for power regulation, rectification, and DAC applications. High frequency allows physically small sized external components (coils, capacitors), and therefore reduces total system cost. In fast PWM mode, the counter is incremented until the counter value matches the TOP value. The counter is then cleared at the following timer clock cycle. The timing diagram for the fast PWM mode is depicted in the following figure. The TCNT2 value is in the timing diagram shown as a histogram for illustrating the single-slope operation. The diagram includes non-inverted and inverted PWM outputs. The small horizontal line marks on the TCNT2 slopes represent compare matches between OCR2x and TCNT2. Figure 21-6. Fast PWM Mode, Timing Diagram The Timer/Counter Overflow flag (TOV2) is set each time the counter reaches TOP. If the interrupt is enabled, the interrupt handler routine can be used for updating the compare value. In fast PWM mode, the compare unit allows generation of PWM waveforms on the OC2x pin. Setting the COM2x1:0 bits to two will produce a non-inverted PWM and an inverted PWM output can be generated by setting the COM2x[1:0] to three. TOP is defined as 0xFF when WGM2[2:0] = 0x3, and OCR2A when MGM2[2:0] = 0x7. The actual OC2x value will only be visible on the port pin if the data direction for the port pin is set as output. The PWM waveform is generated by setting (or clearing) the OC2x register at the compare match between OCR2x and TCNT2, and clearing (or setting) the OC2x register at the timer clock cycle the counter is cleared (changes from TOP to BOTTOM). The PWM frequency for the output can be calculated by the following equation: $$f_{\text{OCnxPWM}} = \frac{f_{\text{clk\_I/O}}}{N \cdot 256}$$ The N variable represents the prescale factor (1, 8, 32, 64, 128, 256, or 1024). The extreme values for the OCR2A register represent special cases when generating a PWM waveform output in the fast PWM mode. If the OCR2A is set equal to BOTTOM, the output will be a narrow spike for each MAX+1 timer clock cycle. Setting the OCR2A equal to MAX will result in a constantly high or low output (depending on the polarity of the output set by the COM2A[1:0] bits). A frequency (with 50% duty cycle) waveform output in fast PWM mode can be achieved by setting OC2x to toggle its logical level on each compare match (COM2x[1:0] = 1). The waveform generated will have a maximum frequency of $f_{oc2} = f_{clk\_I/O}/2$ when OCR2A is set to zero. This feature is similar to the OC2A toggle in CTC mode, except the double buffer feature of the output compare unit is enabled in the fast PWM mode. ### 21.7.4 Phase Correct PWM Mode The phase correct PWM mode (WGM2[2:0] = 0x1 or 0x5) provides a high resolution phase correct PWM waveform generation option. The phase correct PWM mode is based on a dual-slope operation. The counter counts repeatedly from BOTTOM to TOP and then from TOP to BOTTOM. TOP is defined as 0xFF when WGM2[2:0] = 0x3, and OCR2A when MGM2[2:0] = 7. In non-inverting Compare Output mode, the Output Compare (OC2x) is cleared on the compare match between TCNT2 and OCR2x while counting up, and set on the compare match while down-counting. In inverting Output Compare mode, the operation is inverted. The dual-slope operation has lower maximum operation frequency than single-slope operation. However, due to the symmetric feature of the dual-slope PWM modes, these modes are preferred for motor control applications. In phase correct PWM mode the counter is incremented until the counter value matches TOP. When the counter reaches TOP, it changes the count direction. The TCNT2 value will be equal to TOP for one timer clock cycle. The timing diagram for the phase correct PWM mode is shown in Figure 21-7. The TCNT2 value is in the timing diagram shown as a histogram for illustrating the dual-slope operation. The diagram includes non-inverted and inverted PWM outputs. The small horizontal line marks on the TCNT2 slopes represent compare matches between OCR2x and TCNT2. OCnx Interrupt Flag Set OCRnx Update TOVn Interrupt Flag Set TOVn Interrupt Flag Set (COMnx[1:0] = 2) (COMnx[1:0] = 3) Figure 21-7. Phase Correct PWM Mode, Timing Diagram The Timer/Counter Overflow flag (TOV2) is set each time the counter reaches BOTTOM. The interrupt flag can be used to generate an interrupt each time the counter reaches the BOTTOM value. In phase correct PWM mode, the compare unit allows generation of PWM waveforms on the OC2x pin. Setting the COM2x[1:0] bits to two will produce a non-inverted PWM. An inverted PWM output can be generated by setting the COM2x[1:0] to three. TOP is defined as 0xFF when WGM2[2:0] = 0x3, and OCR2A when WGM2[2:0] = 7. The actual OC2x value will only be visible on the port pin if the data direction for the port pin is set as output. The PWM waveform is generated by clearing (or setting) the OC2x Register at the compare match between OCR2x and TCNT2 when the counter increments, and setting (or clearing) the OC2x register at compare match between OCR2x and TCNT2 when the counter decrements. The PWM frequency for the output when using phase correct PWM can be calculated by the following equation: $$f_{\text{OCnxPCPWM}} = \frac{f_{\text{clk\_I/O}}}{N \cdot 510}$$ The N variable represents the prescale factor (1, 8, 32, 64, 128, 256, or 1024). The extreme values for the OCR2A represent special cases when generating a PWM waveform output in the phase correct PWM mode. If the OCR2A is set equal to BOTTOM, the output will be continuously low and if set equal to MAX the output will be continuously high for non-inverted PWM mode. For inverted PWM the output will have the opposite logic values. At the very start of period 2 in the above figure OC2x has a transition from high to low even though there is no compare match. The point of this transition is to guarantee symmetry around BOTTOM. There are two cases that give a transition without compare match. - OCR2A changes its value from MAX, as shown in the preceding figure. When the OCR2A value is MAX the OC2 pin value is the same as the result of a down-counting compare match. To ensure symmetry around BOTTOM the OC2 value at MAX must correspond to the result of an up-counting Compare Match. - The timer starts counting from a value higher than the one in OCR2A, and for that reason misses the compare match and hence the OC2 change that would have happened on the way up. #### 21.8 **Timer/Counter Timing Diagrams** The following figures show the Timer/Counter in synchronous mode, and the timer clock ( $clk_{T2}$ ) is therefore shown as a clock enable signal. In asynchronous mode, clk<sub>I/O</sub> should be replaced by the Timer/ Counter Oscillator clock. The figures include information on when Interrupt Flags are set. The following figure contains timing data for basic Timer/Counter operation. The figure shows the count sequence close to the MAX value in all modes other than phase correct PWM mode. Figure 21-8. Timer/Counter Timing Diagram, no Prescaling The following figure shows the same timing data, but with the prescaler enabled. The following figure shows the setting of OCF2A in all modes except CTC mode. Figure 21-10. Timer/Counter Timing Diagram, Setting of OCF2A, with Prescaler (f<sub>clk I/O</sub>/8) The following figure shows the setting of OCF2A and the clearing of TCNT2 in CTC mode. Figure 21-11. Timer/Counter Timing Diagram, Clear Timer on Compare Match mode, with Prescaler ( $f_{clk\ I/O}/8$ ) # 21.9 Asynchronous Operation of Timer/Counter2 When TC2 operates asynchronously, some considerations must be taken: - When switching between asynchronous and synchronous clocking of TC2, the registers TCNT2, OCR2x, and TCCR2x might be corrupted. A safe procedure for switching clock source is: - 1. Disable the TC2 interrupts by clearing OCIE2x and TOIE2. - 2. Select clock source by setting AS2 as appropriate. - 3. Write new values to TCNT2, OCR2x, and TCCR2x. - 4. To switch to asynchronous operation: Wait for TCN2xUB, OCR2xUB, and TCR2xUB. - 5. Clear the TC2 interrupt flags. - 6. Enable interrupts, if needed. - The CPU main clock frequency must be more than four times the oscillator frequency. - When writing to one of the registers TCNT2, OCR2x, or TCCR2x, the value is transferred to a temporary register and latched after two positive edges on TOSC1. The user should not write a new value before the contents of the temporary register have been transferred to its destination. Each of the five mentioned registers has its individual temporary register, which means that e.g. writing to TCNT2 does not disturb an OCR2x write in progress. The Asynchronous Status Register (ASSR) indicates that a transfer to the destination register has taken place. - When entering Power-Save or ADC Noise Reduction mode after having written to TCNT2, OCR2x, or TCCR2x, the user must wait until the written register has been updated if TC2 is used to wake up the device. Otherwise, the MCU will enter sleep mode before the changes are effective. This is particularly important if any of the Output Compare2 interrupts is used to wake up the device, since the Output Compare function is disabled during writing to OCR2x or TCNT2. If the write cycle is not finished, and the MCU enters sleep mode before the corresponding OCR2xUB bit returns to zero, the device will never receive a compare match interrupt, and the MCU will not wake up. - If TC2 is used to wake the device up from Power-Save or ADC Noise Reduction mode, precautions must be taken if the user wants to re-enter one of these modes: If re-entering sleep mode within the TOSC1 cycle, the interrupt will immediately occur and the device wakes up again. The result is multiple interrupts and wake-ups within one TOSC1 cycle from the first interrupt. If the user is in doubt whether the time before re-entering Power-save or ADC Noise Reduction mode is sufficient, the following algorithm can be used to ensure that one TOSC1 cycle has elapsed: - 1. Write a value to TCCR2x, TCNT2, or OCR2x. - 2. Wait until the corresponding update busy flag in ASSR returns to zero. - 3. Enter Power-Save or ADC Noise Reduction mode. - When the asynchronous operation is selected, the 32.768 kHz oscillator for TC2 is always running, except in Power-Down and Standby modes. After a Power-up Reset or wake-up from Power-Down or Standby mode, the user should be aware of the fact that this oscillator might take as long as one second to stabilize. The user is advised to wait for at least one second before using TC2 after power-up or wake-up from Power-Down or Standby mode. The contents of all TC2 registers must be considered lost after a wake-up from Power-Down or Standby mode due to unstable clock signal upon start-up, no matter whether the oscillator is in use or a clock signal is applied to the TOSC1 pin. - Description of wake up from Power-Save or ADC Noise Reduction mode when the timer is clocked asynchronously: When the interrupt condition is met, the wake up process is started on the following cycle of the timer clock, that is, the timer is always advanced by at least one before the processor can read the counter value. After wake-up, the MCU is halted for four cycles, it executes the interrupt routine, and resumes execution from the instruction following SLEEP. - Reading of the TCNT2 register shortly after wake-up from Power-Save may give an incorrect result. Since TCNT2 is clocked on the asynchronous TOSC clock, reading TCNT2 must be done through a register synchronized to the internal I/O clock domain. Synchronization takes place for every rising TOSC1 edge. When waking up from Power-Save mode, and the I/O clock (clk<sub>I/O</sub>) again becomes active, TCNT2 will read as the previous value (before entering sleep) until the next rising TOSC1 edge. The phase of the TOSC clock after waking up from Power-Save mode is essentially unpredictable, as it depends on the wake-up time. The recommended procedure for reading TCNT2 is thus as follows: - 8.1. Wait for the corresponding update busy flag to be cleared. - 8.2. Read TCNT2. - During asynchronous operation, the synchronization of the interrupt flags for the asynchronous timer takes three processor cycles plus one timer cycle. The timer is therefore advanced by at least one before the processor can read the timer value causing the setting of the interrupt flag. The output compare pin is changed on the timer clock and is not synchronized to the processor clock. ### 21.10 Timer/Counter Prescaler Figure 21-12. Prescaler for TC2 The clock source for TC2 is named $clk_{T2S}$ . It is by default connected to the main system I/O clock $clk_{I/O}$ . By writing a '1' to the Asynchronous TC2 bit in the Asynchronous Status Register (ASSR.AS2), TC2 is asynchronously clocked from the TOSC1 pin. This enables the use of TC2 as a Real Time Counter (RTC). When AS2 is set, pins TOSC1 and TOSC2 are disconnected from Port B. A crystal can then be connected between the TOSC1 and TOSC2 pins to serve as an independent clock source for TC2. The oscillator is optimized for use with a 32.768 kHz crystal. For TC2, the possible prescaled selections are: $clk_{T2S}/8$ , $clk_{T2S}/32$ , $clk_{T2S}/64$ , $clk_{T2S}/128$ , $clk_{T2S}/256$ , and $clk_{T2S}/1024$ . Additionally, $clk_{T2S}$ , as well as 0 (stop), may be selected. The prescaler is reset by writing a '1' to the Prescaler Reset TC2 bit in the General TC2 Control Register (GTCCR.PSRASY). This allows the user to operate with a defined prescaler. ### 21.11 Register Description ### 21.11.1 TC2 Control Register A Name: TCCR2A Offset: 0xB0 Reset: 0x00 Property: - | BIL | 1 | О | 5 | 4 | 3 | 2 | 1 | U | |--------|-----|---------|------|---------|---|---|-----|---------| | | COM | 2A[1:0] | COM2 | 2B[1:0] | | | WGM | 12[1:0] | | Access | R/W | R/W | R/W | R/W | | | R/W | R/W | | Reset | 0 | 0 | 0 | 0 | | | 0 | 0 | ### Bits 7:6 - COM2A[1:0] Compare Output Mode for Channel A These bits control the Output Compare pin (OC2A) behavior. If one or both of the COM2A[1:0] bits are set, the OC2A output overrides the normal port functionality of the I/O pin it is connected to. However, note that the Data Direction Register (DDR) bit corresponding to the OC2A pin must be set in order to enable the output driver. When OC2A is connected to the pin, the function of the COM2A[1:0] bits depends on the WGM2[2:0] bit setting. The table below shows the COM2A[1:0] bit functionality when the WGM2[2:0] bits are set to a normal or CTC mode (non-PWM). Table 21-3. Compare Output Mode, Non-PWM | COM2A[1] | COM2A[0] | Description | |----------|----------|-------------------------------------------| | 0 | 0 | Normal port operation, OC2A disconnected. | | 0 | 1 | Toggle OC2A on compare match. | | 1 | 0 | Clear OC2A on compare match. | | 1 | 1 | Set OC2A on compare match . | The table below shows the COM2A[1:0] bit functionality when the WGM2[1:0] bits are set to fast PWM mode. Table 21-4. Compare Output Mode, Fast PWM(1) | COM2A[1] | COM2A[0] | Description | |----------|----------|---------------------------------------------------------------------------------------------| | 0 | 0 | Normal port operation, OC2A disconnected. | | 0 | 1 | WGM2[2:0]: Normal port operation, OC2A disconnected WGM2[2:1]: Toggle OC2A on compare match | | 1 | 0 | Clear OC2A on compare match, set OC2A at BOTTOM (non-inverting mode) | | 1 | 1 | Set OC2A on compare match, clear OC2A at BOTTOM (inverting mode) | ### Note: 1. A special case occurs when OCR2A equals TOP and COM2A[1] is set. In this case the compare match is ignored, but the set or clear is done at BOTTOM. Refer to Fast PWM Mode for details. The table below shows the COM2A[1:0] bit functionality when the WGM2[2:0] bits are set to phase correct PWM mode. Table 21-5. Compare Output Mode, Phase Correct PWM Mode<sup>(1)</sup> | COM2A[1] | COM2A[0] | Description | |----------|----------|-----------------------------------------------------------------------------------------------| | 0 | 0 | Normal port operation, OC2A disconnected. | | 0 | 1 | WGM2[2:0]: Normal port operation, OC2A disconnected. WGM2[2:1]: Toggle OC2A on compare match. | | 1 | 0 | Clear OC2A on compare match when up-counting. Set OC2A on compare match when down-counting. | | 1 | 1 | Set OC2A on compare match when up-counting. Clear OC2A on compare match when down-counting. | #### Note: A special case occurs when OCR2A equals TOP and COM2A1 is set. In this case, the compare match is ignored, but the set or clear is done at TOP. Refer to Phase Correct PWM Mode for details. ### Bits 5:4 - COM2B[1:0] Compare Output Mode for Channel B These bits control the Output Compare pin (OC2B) behavior. If one or both of the COM2B[1:0] bits are set, the OC2B output overrides the normal port functionality of the I/O pin it is connected to. However, note that the Data Direction Register (DDR) bit corresponding to the OC2B pin must be set in order to enable the output driver. When OC2B is connected to the pin, the function of the COM2B[1:0] bits depends on the WGM2[2:0] bit setting. The table shows the COM2B[1:0] bit functionality when the WGM2[2:0] bits are set to a normal or CTC mode (non- PWM). Table 21-6. Compare Output Mode, Non-PWM | COM2B[1] | СОМ2В[0] | Description | |----------|----------|-------------------------------------------| | 0 | 0 | Normal port operation, OC2B disconnected. | | 0 | 1 | Toggle OC2B on compare match. | | 1 | 0 | Clear OC2B on compare match. | | 1 | 1 | Set OC2B on compare match. | The table below shows the COM0B[1:0] bit functionality when the WGM0[2:0] bits are set to fast PWM mode. Table 21-7. Compare Output Mode, Fast PWM(1) | COM2B[1] | COM2B[0] | Description | |----------|----------|-------------------------------------------| | 0 | 0 | Normal port operation, OC0B disconnected. | | 0 | 1 | Reserved | | COM2B[1] | COM2B[0] | Description | |----------|----------|-----------------------------------------------------------------------| | 1 | 0 | Clear OC0B on compare match, set OC0B at BOTTOM, (non-inverting mode) | | 1 | 1 | Set OC0B on compare match, clear OC0B at BOTTOM, (inverting mode) | ### Note: 1. A special case occurs when OCR2B equals TOP and COM2B[1] is set. In this case, the compare match is ignored, but the set or clear is done at TOP. Refer to Fast PWM Mode for details. The table below shows the COM2B[1:0] bit functionality when the WGM2[2:0] bits are set to phase correct PWM mode. Table 21-8. Compare Output Mode, Phase Correct PWM Mode<sup>(1)</sup> | COM2B[1] | COM2B[0] | Description | |----------|----------|---------------------------------------------------------------------------------------------| | 0 | 0 | Normal port operation, OC2B disconnected. | | 0 | 1 | Reserved | | 1 | 0 | Clear OC2B on compare match when up-counting. Set OC2B on compare match when down-counting. | | 1 | 1 | Set OC2B on compare match when up-counting. Clear OC2B on compare match when down-counting. | ### Note: A special case occurs when OCR2B equals TOP and COM2B[1] is set. In this case, the compare match is ignored, but the set or clear is done at TOP. Refer to Phase Correct PWM Mode for details. ### Bits 1:0 - WGM2[1:0] Waveform Generation Mode Combined with the WGM2[2] bit found in the TCCR2B register, these bits control the counting sequence of the counter, the source for maximum (TOP) counter value, and what type of waveform generation to be used. Modes of operation supported by the Timer/Counter unit are: Normal mode (counter), Clear Timer on Compare Match (CTC) mode, and two types of Pulse Width Modulation (PWM) modes (see Modes of Operation). Table 21-9. Waveform Generation Mode Bit Description | Mode | WGM2[2] | WGM2[1] | WGM2[0] | Timer/Counter<br>Mode of<br>Operation | ТОР | Update of<br>OCR0x at | TOV Flag Set<br>on | |------|---------|---------|---------|---------------------------------------|-------|-----------------------|--------------------| | 0 | 0 | 0 | 0 | Normal | 0xFF | Immediate | MAX | | 1 | 0 | 0 | 1 | PWM, Phase<br>Correct | 0xFF | TOP | воттом | | 2 | 0 | 1 | 0 | CTC | OCR2A | Immediate | MAX | | 3 | 0 | 1 | 1 | Fast PWM | 0xFF | BOTTOM | MAX | | 4 | 1 | 0 | 0 | Reserved | - | - | - | | 5 | 1 | 0 | 1 | PWM, Phase<br>Correct | OCR2A | TOP | воттом | | 6 | 1 | 1 | 0 | Reserved | - | - | - | | 7 | 1 | 1 | 1 | Fast PWM | OCR2A | воттом | TOP | ### Note: # ATmega328PB # TC2 - 8-bit Timer/Counter2 with PWM and Asynchrono... - 1. MAX = 0xFF - 2. BOTTOM = 0x00 ### 21.11.2 TC2 Control Register B Name: TCCR2B Offset: 0xB1 Reset: 0x00 Property: - | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |--------|-------|-------|---|---|----------|-----|----------|-----| | | FOC2A | FOC2B | | | WGM2 [2] | | CS2[2:0] | | | Access | R/W | R/W | | | R/W | R/W | R/W | R/W | | Reset | 0 | 0 | | | 0 | 0 | 0 | 0 | ### Bit 7 - FOC2A Force Output Compare A The FOC2A bit is only active when the WGM bits specify a non-PWM mode. To ensure compatibility with future devices, this bit must be set to zero when TCCR2B is written when operating in PWM mode. When writing a logical one to the FOC2A bit, an immediate Compare Match is forced on the Waveform Generation unit. The OC2A output is changed according to its COM2A[1:0] bits setting. Note that the FOC2A bit is implemented as a strobe. Therefore it is the value present in the COM2A[1:0] bits that determines the effect of the forced compare. A FOC2A strobe will not generate any interrupt, nor will it clear the timer in CTC mode using OCR2A as TOP. The FOC2A bit is always read as zero. ### Bit 6 - FOC2B Force Output Compare B The FOC2B bit is only active when the WGM bits specify a non-PWM mode. To ensure compatibility with future devices, this bit must be set to zero when TCCR2B is written when operating in PWM mode. When writing a logical one to the FOC2B bit, an immediate Compare Match is forced on the Waveform Generation unit. The OC2B output is changed according to its COM2B[1:0] bits setting. Note that the FOC2B bit is implemented as a strobe. Therefore it is the value present in the COM2B[1:0] bits that determines the effect of the forced compare. A FOC2B strobe will not generate any interrupt, nor will it clear the timer in CTC mode using OCR2B as TOP. The FOC2B bit is always read as zero. ### Bit 3 - WGM2 [2] Waveform Generation Mode Refer to TCCR2A. ### Bits 2:0 - CS2[2:0] Clock Select 2 [n = 0..2] The three Clock Select bits select the clock source to be used by the Timer/Counter. Table 21-10. Clock Select Bit Description | CS22 | CS21 | CS20 | Description | | |------|------|------|------------------------------------------|--| | 0 | 0 | 0 | No clock source (Timer/Counter stopped). | | | 0 | 0 | 1 | clk <sub>I/O</sub> /1 (No prescaling) | | # ATmega328PB # TC2 - 8-bit Timer/Counter2 with PWM and Asynchrono... | CS22 | CS21 | CS20 | Description | |------|------|------|-------------------------------------------| | 0 | 1 | 0 | clk <sub>I/O</sub> /8 (From prescaler) | | 0 | 1 | 1 | clk <sub>I/O</sub> /32 (From prescaler) | | 1 | 0 | 0 | clkl/O/64 (From prescaler) | | 1 | 0 | 1 | clk <sub>I/O</sub> /128 (From prescaler) | | 1 | 1 | 0 | clk <sub>I/O</sub> /256 (From prescaler) | | 1 | 1 | 1 | clk <sub>I/O</sub> /1024 (From prescaler) | If external pin modes are used for the Timer/Counter0, transitions on the T0 pin will clock the counter even if the pin is configured as an output. This feature allows software control of the counting. ### 21.11.3 TC2 Counter Value Register Name: TCNT2 Offset: 0xB2 Reset: 0x00 Property: | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |--------|------------|-----|-----|-----|-----|-----|-----|-----| | | TCNT2[7:0] | | | | | | | | | Access | R/W | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | Bits 7:0 - TCNT2[7:0] Timer/Counter 2 Counter Value The Timer/Counter register gives direct access, both for read and write operations, to the Timer/Counter unit 8-bit counter. Writing to the TCNT2 register blocks (removes) the compare match on the following timer clock. Modifying the counter (TCNT2) while the counter is running, introduces a risk of missing a compare match between TCNT2 and the OCR2x registers. ## 21.11.4 TC2 Output Compare Register A Name: OCR2A Offset: 0xB3 Reset: 0x00 Property: | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |--------|-----|-----|-----|------|--------|-----|-----|-----| | | | | | OCR2 | A[7:0] | | | | | Access | R/W | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | ### Bits 7:0 - OCR2A[7:0] Output Compare 2 A The output compare register A contains an 8-bit value that is continuously compared with the counter value (TCNT2). A match can be used to generate an output compare interrupt or to generate a waveform output on the OC2A pin. ### 21.11.5 TC2 Output Compare Register B Name: OCR2B Offset: 0xB4 Reset: 0x00 Property: | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |--------|------------|-----|-----|-----|-----|-----|-----|-----| | | OCR2B[7:0] | | | | | | | | | Access | R/W | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | ### Bits 7:0 - OCR2B[7:0] Output Compare 2 B The output compare register B contains an 8-bit value that is continuously compared with the counter value (TCNT2). A match can be used to generate an output compare interrupt or to generate a waveform output on the OC2B pin. ### 21.11.6 TC2 Interrupt Mask Register Name: TIMSK2 Offset: 0x70 Reset: 0x00 Property: - | Bit | 1 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | |--------|---|---|---|---|---|--------|--------|-------|--| | | | | | | | OCIE2B | OCIE2A | TOIE2 | | | Access | | | | | | R/W | R/W | R/W | | | Reset | | | | | | 0 | 0 | 0 | | **Bit 2 – OCIE2B** Timer/Counter 2, Output Compare B Match Interrupt Enable When the OCIE2B bit is written to '1' and the I-bit in the Status register is set (one), the Timer/Counter2 Compare Match B interrupt is enabled. The corresponding interrupt is executed if a compare match in Timer/Counter 2 occurs, i.e., when the OCF2B bit is set in TIFR2. **Bit 1 – OCIE2A** Timer/Counter 2, Output Compare A Match Interrupt Enable When the OCIE2A bit is written to '1' and the I-bit in the Status register is set (one), the Timer/Counter2 Compare Match A interrupt is enabled. The corresponding interrupt is executed if a compare match in Timer/Counter 2 occurs, i.e., when the OCF2A bit is set in TIFR2. ### Bit 0 - TOIE2 Timer/Counter 2, Overflow Interrupt Enable When the TOIE2 bit is written to '1' and the I-bit in the Status register is set (one), the Timer/Counter2 Overflow interrupt is enabled. The corresponding interrupt is executed if an overflow in Timer/Counter 2 occurs, i.e., when the TOV2 bit is set in TIFR2. ### 21.11.7 TC2 Interrupt Flag Register Name: TIFR2 Offset: 0x37 Reset: 0x00 **Property:** When addressing as I/O Register: address offset is 0x17 When addressing I/O registers as data space using LD and ST instructions, the provided offset must be used. When using the I/O specific commands IN and OUT, the offset is reduced by 0x20, resulting in an I/O address offset within 0x00 - 0x3F. The device is a complex microcontroller with more peripheral units than can be supported within the 64 locations reserved in Opcode for the IN and OUT instructions. For the extended I/O space from 0x60 in SRAM, only the ST/STS/STD and LD/LDS/LDD instructions can be used. ### Bit 2 – OCF2B Timer/Counter 2, Output Compare B Match Flag The OCF2B bit is set (one) when a compare match occurs between the Timer/Counter2 and the data in OCR2B – Output Compare Register2. OCF2B is cleared by hardware when executing the corresponding interrupt handling vector. Alternatively, OCF2B is cleared by writing a logic one to the flag. When the I-bit in SREG, OCIE2B (Timer/Counter2 Compare match Interrupt Enable), and OCF2B are set (one), the Timer/Counter 2 Compare match Interrupt is executed. ### Bit 1 – OCF2A Timer/Counter 2, Output Compare A Match Flag The OCF2A bit is set (one) when a compare match occurs between the Timer/Counter2 and the data in OCRA – Output Compare Register2. OCF2A is cleared by hardware when executing the corresponding interrupt handling vector. Alternatively, OCF2A is cleared by writing a logic one to the flag. When the I-bit in SREG, OCIE2A (Timer/Counter2 Compare match Interrupt Enable), and OCF2A are set (one), the Timer/Counter 2 Compare match Interrupt is executed. ### Bit 0 – TOV2 Timer/Counter 2, Overflow Flag The TOV2 bit is set (one) when an overflow occurs in Timer/Counter 2. TOV2 is cleared by hardware when executing the corresponding interrupt handling vector. Alternatively, TOV2 is cleared by writing a logic one to the flag. When the SREG I-bit, TOIE2A (Timer/Counter 2 Overflow Interrupt Enable), and TOV2 are set (one), the Timer/Counter 2 Overflow interrupt is executed. In PWM mode, this bit is set when Timer/Counter 2 changes counting direction at 0x00. ### 21.11.8 Asynchronous Status Register **ASSR** Name: Offset: 0xB6 Reset: 0x00Property: - | Bit | / | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | |--------|---|-------|-----|--------|---------|---------|---------|---------|--| | | | EXCLK | AS2 | TCN2UB | OCR2AUB | OCR2BUB | TCR2AUB | TCR2BUB | | | Access | | R/W | R/W | R | R | R | R | R | | | Reset | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | ### Bit 6 - EXCLK Enable External Clock Input When EXCLK is written to one, and asynchronous clock is selected, the external clock input buffer is enabled and an external clock can be input on Timer Oscillator 1 (TOSC1) pin instead of a 32 kHz crystal. Writing to EXCLK should be done before asynchronous operation is selected. Note that the crystal oscillator will run only when this bit is zero. ### Bit 5 – AS2 Asynchronous Timer/Counter2 When AS2 is written to zero, Timer/Counter2 is clocked from the I/O clock, clkI/O. When AS2 is written to one, Timer/Counter2 is clocked from a crystal oscillator connected to the Timer Oscillator 1 (TOSC1) pin. When the value of AS2 is changed, the contents of TCNT2, OCR2A, OCR2B, TCCR2A, and TCCR2B might be corrupted. ### Bit 4 - TCN2UB Timer/Counter2 Update Busy When Timer/Counter2 operates asynchronously and TCNT2 is written, this bit becomes set. When TCNT2 has been updated from the temporary storage register, this bit is cleared by hardware. A logical zero in this bit indicates that TCNT2 is ready to be updated with a new value. ### Bit 3 – OCR2AUB Output Compare Register2A Update Busy When Timer/Counter2 operates asynchronously and OCR2A is written, this bit becomes set. When OCR2A has been updated from the temporary storage register, this bit is cleared by hardware. A logical zero in this bit indicates that OCR2A is ready to be updated with a new value. ### Bit 2 - OCR2BUB Output Compare Register2B Update Busy When Timer/Counter2 operates asynchronously and OCR2B is written, this bit becomes set. When OCR2B has been updated from the temporary storage register, this bit is cleared by hardware. A logical zero in this bit indicates that OCR2B is ready to be updated with a new value. ### Bit 1 - TCR2AUB Timer/Counter Control Register2 Update Busy When Timer/Counter2 operates asynchronously and TCCR2A is written, this bit becomes set. When TCCR2A has been updated from the temporary storage register, this bit is cleared by hardware. A logical zero in this bit indicates that TCCR2A is ready to be updated with a new value. ### Bit 0 - TCR2BUB Timer/Counter Control Register2 Update Busy When Timer/Counter2 operates asynchronously and TCCR2B is written, this bit becomes set. When TCCR2B has been updated from the temporary storage register, this bit is cleared by hardware. A logical zero in this bit indicates that TCCR2B is ready to be updated with a new value. # ATmega328PB ## TC2 - 8-bit Timer/Counter2 with PWM and Asynchrono... If a write is performed to any of the five Timer/Counter2 Registers while its Update Busy flag is set, the updated value might get corrupted and cause an unintentional interrupt to occur. ### 21.11.9 General Timer/Counter Control Register Name: GTCCR Offset: 0x43 Reset: 0x00 **Property:** When addressing as I/O register: address offset is 0x23 When addressing I/O registers as data space using LD and ST instructions, the provided offset must be used. When using the I/O specific commands IN and OUT, the offset is reduced by 0x20, resulting in an I/O address offset within 0x00 - 0x3F. The device is a complex microcontroller with more peripheral units than can be supported within the 64 locations reserved in Opcode for the IN and OUT instructions. For the extended I/O space from 0x60 in SRAM, only the ST/STS/STD and LD/LDS/LDD instructions can be used. ### Bit 7 - TSM Timer/Counter Synchronization Mode Writing the TSM bit to one activates the Timer/Counter Synchronization mode. In this mode, the value that is written to the PSRASY and PSRSYNC bits is kept, hence keeping the corresponding prescaler reset signals asserted. This ensures that the corresponding Timer/Counters are halted and can be configured to the same value without the risk of one of them advancing during configuration. When the TSM bit is written to zero, the PSRASY and PSRSYNC bits are cleared by hardware, and the Timer/Counters start counting simultaneously. ### Bit 1 - PSRASY Prescaler Reset Timer/Counter2 When this bit is one, the Timer/Counter2 prescaler will be reset. This bit is normally cleared immediately by hardware. If the bit is written when Timer/Counter2 is operating in Asynchronous mode, the bit will remain one until the prescaler has been reset. The bit will not be cleared by hardware if the TSM bit is set. ### Bit 0 - PSRSYNC Prescaler Reset When this bit is one, Timer/Counter 0, 1, 3, 4 prescaler will be Reset. This bit is normally cleared immediately by hardware, except if the TSM bit is set. Note that Timer/Counter 0, 1, 3, 4 share the same prescaler and a reset of this prescaler will affect the mentioned timers. DS40001906C-page 246 # 22. OCM - Output Compare Modulator ### 22.1 Overview The Output Compare Modulator (OCM) allows generation of waveforms modulated with a carrier frequency. The modulator uses the outputs from the Output Compare Unit B of the 16-bit Timer/Counter3 and the Output Compare Unit of the 16-bit Timer/Counter4. For more details about these Timer/Counters see *16-bit Timer/Counter*. When the modulator is enabled, the two output compare channels are modulated together as shown in the block diagram (as the following figure). Figure 22-1. Output Compare Modulator, Block Diagram ### **Related Links** TC1, 3, 4 - 16-bit Timer/Counter1, 3, 4 with PWM ## 22.2 Description The Output Compare unit 3B and Output Compare unit 4B shares the PD2 port pin for output. The outputs of the Output Compare units (OC3B and OC4B) overrides the normal PORTD2 Register when one of them is enabled (that is, when COMnx[1:0] is not equal to zero). When both OC3B and OC4B are enabled at the same time, it will also enable this modulator. The functional equivalent schematic of the modulator is shown in the figure below. The schematic includes part of the Timer/Counter units and the port D pin 2 output driver circuit. When the modulator is enabled the type of modulation (logical AND or OR) can be selected by setting the PORTD2 Register as '1'. Note: The DDRD2 controls the direction of the port independent of the COMnx[1:0] bit setting. Figure 22-2. Output Compare Modulator, Schematic ### 22.2.1 Timing Example The figure below illustrates the modulator in action. In this example, the Timer/Counter3 is set to operate in fast PWM mode (non-inverted) and Timer/Counter4 uses CTC waveform mode with toggle Compare Output mode (COMx[1:0] = 0x1). Figure 22-3. Output Compare Modulator, Timing Diagram In this example, Timer/Counter4 provides the carrier, while the modulating signal is generated by the Output Compare unit B of the Timer/Counter3. The resolution of the PWM signal (OC3B) is reduced by the modulation. The reduction factor is equal to the number of system clock cycles of one period of the carrier (OC4B). In this example, the resolution is reduced by a factor of two. The reason for the reduction is illustrated in the above figure at the second and third period of the PD2 output when PORTD2 equals zero. The period 2 high time is one cycle longer than the period 3 high time, but the result on the PD2 output is equal in both periods. # 23. SPI - Serial Peripheral Interface ### 23.1 Features - Two SPIs are available SPI0 and SPI1 - · Full-duplex, Three-wire Synchronous Data Transfer - Master or Slave Operation - LSB First or MSB First Data Transfer - · Seven Programmable Bit Rates - End of Transmission Interrupt Flag - Write Collision Flag Protection - · Wake-up from Idle Mode - Double Speed (CK/2) Master SPI Mode ### 23.2 Overview The Serial Peripheral Interface (SPI) allows high-speed synchronous data transfer between the device and peripheral units, or between several AVR devices. The USART can be used in Master SPI mode, refer to USART in SPI Mode chapter. To enable the SPI module, Power Reduction Serial Peripheral Interface bit in the Power Reduction Register (PRR0.PRSPI0and PRR1.PRSPI1) must be written to '0'. © 2018 Microchip Technology Inc. Datasheet Complete DS40001906C-page 248 Figure 23-1. SPI Block Diagram Note: Refer to the pin-out description and the I/O Port description for SPI pin placement. The interconnection between master and slave CPUs with SPI is shown in the figure below. The system consists of two shift registers and a master clock generator. The SPI Master initiates the communication cycle when pulling low the Slave Select $\overline{SS}$ pin of the desired slave. Master and slave prepare the data to be sent in their respective shift registers, and the master generates the required clock pulses on the SCK line to interchange data. Data is always shifted from master to slave on the Master Out – Slave In (MOSI) line, and from slave to master on the Master In – Slave Out (MISO) line. After each data packet, the master will synchronize the slave by pulling high the Slave Select, $\overline{SS}$ , line. When configured as a master, the SPI interface has no automatic control of the $\overline{SS}$ line. This must be handled by user software before communication can start. When this is done, writing a byte to the SPI Data register starts the SPI clock generator, and the hardware shifts the eight bits into the slave. After shifting one byte, the SPI clock generator stops, setting the end of Transmission Flag (SPIF). If the SPI Interrupt Enable bit (SPIE) in the SPCR register is set, an interrupt is requested. The master may continue to shift the next byte by writing it into SPDR, or signal the end of packet by pulling high the Slave Select, $\overline{SS}$ line. The last incoming byte will be kept in the Buffer register for later use. When configured as a slave, the SPI interface will remain sleeping with MISO tri-stated as long as the $\overline{SS}$ pin is driven high. In this state, the software may update the contents of the SPDR, but the data will not be shifted out by incoming clock pulses on the SCK pin until the $\overline{SS}$ pin is driven low. As one byte has been completely shifted, the end of transmission flag, SPIF is set. If the SPIE in the SPCR register is set, an interrupt is requested. The slave may continue to place new data to be sent to SPDR before reading the incoming data. The last incoming byte will be kept in the Buffer register for later use. Figure 23-2. SPI Master-Slave Interconnection The system is single buffered in the transmit direction and double buffered in the receive direction. This means that bytes to be transmitted cannot be written to the SPI Data register before the entire shift cycle is completed. When receiving data, however, a received character must be read from the SPI Data register before the next character has been completely shifted in. Otherwise, the first byte is lost. In SPI Slave mode, the control logic will sample the incoming signal of the SCK pin. To ensure correct sampling of the clock signal, the minimum low and high periods should be longer than two CPU clock cycles. When the SPI is enabled, the data direction of the MOSI, MISO, SCK, and $\overline{SS}$ pins is overridden according to the table below. For more details on automatic port overrides, refer to the I/O Ports description. Table 23-1. SPI Pin Overrides | Pin | Direction, Master SPI | Direction, Slave SPI | |------|-----------------------|----------------------| | MOSI | User Defined | Input | | MISO | Input | User Defined | | SCK | User Defined | Input | | SS | User Defined | Input | Note: 1. See the I/O Ports description for how to define the SPI pin directions. The following code examples show how to initialize the SPI as a master and how to perform a simple transmission. DDR\_SPI in the examples must be replaced by the actual Data Direction register controlling the SPI pins. DD\_MOSI, DD\_MISO, and DD\_SCK must be replaced by the actual data direction bits for these pins, for example, if MOSI is placed on pin PB5, replace DD\_MOSI with DDB5 and DDR\_SPI with DDRB. ``` ret SPI_MasterTransmit: ; Start transmission of data (r16) out SPDR, r16 Wait_Transmit: ; Wait for transmission complete in r16, SPSR sbrs r16, SPIF rjmp Wait_Transmit ret ``` ### C Code Example ``` void SPI_MasterInit(void) { /* Set MOSI and SCK output, all others input */ DDR_SPI = (1<<DD_MOSI)|(1<<DD_SCK); /* Enable SPI, Master, set clock rate fck/16 */ SPCR = (1<<SPE)|(1<<MSTR)|(1<<SPR0); } void SPI_MasterTransmit(char cData) { /* Start transmission */ SPDR = cData; /* Wait for transmission complete */ while(!(SPSR & (1<<SPIF))) ; }</pre> ``` The following code examples show how to initialize the SPI as a slave and how to perform a simple reception. ### **Assembly Code Example** ### C Code Example ``` void SPI_SlaveInit(void) { /* Set MISO output, all others input */ DDR_SPI = (1<<DD_MISO); /* Enable SPI */ SPCR = (1<<SPE); } char SPI_SlaveReceive(void) { /* Wait for reception complete */ while(!(SPSR & (1<<SPIF))) ; /* Return Data Register */</pre> ``` return SPDR; } ### **Related Links** Pin Descriptions USARTSPI - USART in SPI Mode Power Management and Sleep Modes I/O-Ports About Code Examples ## 23.3 SS Pin Functionality ### 23.3.1 Slave Mode When the SPI is configured as a slave, the Slave Select ( $\overline{SS}$ ) pin is always input. When $\overline{SS}$ is held low, the SPI is activated, and MISO becomes an output if configured so by the user. All other pins are inputs. When $\overline{SS}$ is driven high, all pins are inputs, and the SPI is passive, which means that it will not receive incoming data. The SPI logic will be reset once the SS pin is driven high. The $\overline{SS}$ pin is useful for packet/byte synchronization to keep the slave bit counter synchronous with the master clock generator. When the $\overline{SS}$ pin is driven high, the SPI slave will immediately reset the send and receive logic, and drop any partially received data in the Shift register. ### 23.3.2 Master Mode When the SPI is configured as a Master (MSTR in SPCR is set), the user can determine the direction of the $\overline{SS}$ pin. If $\overline{SS}$ is configured as an output, the pin is a general output pin that does not affect the SPI system. Typically, the pin will be driving the $\overline{SS}$ pin of the SPI slave. If $\overline{SS}$ is configured as an input, it must be held high to ensure master SPI operation. If the $\overline{SS}$ pin is driven low by peripheral circuitry when the SPI is configured as a master with the $\overline{SS}$ pin defined as an input, the SPI system interprets this as another master selecting the SPI as a slave and starting to send data to it. To avoid bus contention, the SPI system takes the following actions: - 1. The MSTR bit in SPCR is cleared and the SPI system becomes a slave. As a result of the SPI becoming a slave, the MOSI and SCK pins become inputs. - 2. The SPIF flag in SPSR is set, and if the SPI interrupt is enabled, and the I-bit in SREG is set, the interrupt routine will be executed. Thus, when interrupt-driven SPI transmission is used in Master mode, and there exists a possibility that SS is driven low, the interrupt should always check that the MSTR bit is still set. If the MSTR bit has been cleared by a slave select, it must be set by the user to re-enable SPI Master mode. ### 23.4 Data Modes There are four combinations of SCK phase and polarity with respect to serial data, which are determined by control bits CPHA and CPOL. Data bits are shifted out and latched in on opposite edges of the SCK signal, ensuring sufficient time for data signals to stabilize. The following table summarizes SPCR.CPOL and SPCR.CPHA settings. Table 23-2. SPI Modes | SPI Mode | Conditions | Leading Edge | Trailing Edge | |----------|----------------|------------------|------------------| | 0 | CPOL=0, CPHA=0 | Sample (Rising) | Setup (Falling) | | 1 | CPOL=0, CPHA=1 | Setup (Rising) | Sample (Falling) | | 2 | CPOL=1, CPHA=0 | Sample (Falling) | Setup (Rising) | | 3 | CPOL=1, CPHA=1 | Setup (Falling) | Sample (Rising) | The SPI data transfer formats are shown in the following figure. Figure 23-3. SPI Transfer Format with CPHA = 0 Figure 23-4. SPI Transfer Format with CPHA = 1 # 23.5 Register Description #### 23.5.1 **SPI Control Register 0** Name: SPCR0 Offset: 0x4C [ID-000004d0] Reset: 0x00 Property: When addressing as I/O register: address offset is 0x2C When addressing I/O registers as data space using LD and ST instructions, the provided offset must be used. When using the I/O specific commands IN and OUT, the offset is reduced by 0x20, resulting in an I/O address offset within 0x00 - 0x3F. The device is a complex microcontroller with more peripheral units than can be supported within the 64 locations reserved in Opcode for the IN and OUT instructions. For the extended I/O space from 0x60 in SRAM, only the ST/STS/STD and LD/LDS/LDD instructions can be used. | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |--------|-------|------|-------|-------|-------|-------|-----|---------| | | SPIE0 | SPE0 | DORD0 | MSTR0 | CPOL0 | CPHA0 | SPR | 0 [1:0] | | Access | R/W | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | #### Bit 7 - SPIE0 SPI0 Interrupt Enable This bit causes the SPI interrupt to be executed if the SPIF bit in the SPSR register is set and if the global interrupt enable bit in SREG is set. #### Bit 6 - SPE0 SPI0 Enable When the SPE bit is written to one, the SPI is enabled. This bit must be set to enable any SPI operations. #### Bit 5 - DORD0 Data0 Order When the DORD bit is written to one, the LSB of the data word is transmitted first. When the DORD bit is written to zero, the MSB of the data word is transmitted first. #### Bit 4 - MSTR0 Master/Slave0 Select This bit selects the Master SPI mode when written to one, and the Slave SPI mode when written logic zero. If SS is configured as an input and is driven low while MSTR is set, MSTR will be cleared and SPIF in SPSR will become set. The user will then have to set MSTR to re-enable Master SPI mode. #### Bit 3 - CPOLO Clock0 Polarity When this bit is written to one, SCK is high when idle. When CPOL is written to zero, SCK is low when idle. Refer to Figure 23-3 and Figure 23-4 for an example. The CPOL functionality is summarized below: Table 23-3. CPOL0 Functionality | CPOL0 | Leading Edge | Trailing Edge | |-------|--------------|---------------| | 0 | Rising | Falling | | 1 | Falling | Rising | #### Bit 2 - CPHA0 Clock0 Phase The settings of the Clock Phase bit (CPHA) determine if data is sampled on the leading (first) or trailing (last) edge of SCK. Refer to Figure 23-3 and Figure 23-4 for an example. The CPHA functionality is summarized below: Table 23-4. CPHA0 Functionality | СРНА0 | Leading Edge | Trailing Edge | |-------|--------------|---------------| | 0 | Sample | Setup | | 1 | Setup | Sample | #### Bits 1:0 - SPR0 [1:0] SPI0 Clock Rate Select These two bits control the SCK rate of the device configured as a master. SPR1 and SPR0 have no effect on the slave. The relationship between SCK and the Oscillator Clock frequency fosc is shown in the table below. Table 23-5. Relationship Between SCK and Oscillator Frequency | SPI2X | SPR0[1] | SPR0[0] | SCK Frequency | |-------|---------|---------|-----------------------| | 0 | 0 | 0 | f <sub>osc</sub> /4 | | 0 | 0 | 1 | f <sub>osc</sub> /16 | | 0 | 1 | 0 | f <sub>osc</sub> /64 | | 0 | 1 | 1 | f <sub>osc</sub> /128 | | 1 | 0 | 0 | f <sub>osc</sub> /2 | | 1 | 0 | 1 | f <sub>osc</sub> /8 | | 1 | 1 | 0 | f <sub>osc</sub> /32 | | 1 | 1 | 1 | f <sub>osc</sub> /64 | #### 23.5.2 SPI Control Register 1 Name: SPCR1 **Offset**: 0xAC [ID-000004d0] Reset: 0x00 | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |--------|-------|------|-------|-------|-------|-------|-----|---------| | | SPIE1 | SPE1 | DORD1 | MSTR1 | CPOL1 | CPHA1 | SPR | 1 [1:0] | | Access | R/W | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | #### Bit 7 - SPIE1 SPI1 Interrupt Enable This bit causes the SPI interrupt to be executed if the SPIF bit in the SPSR Register is set and if the Global Interrupt Enable bit in SREG is set. #### Bit 6 - SPE1 SPI1 Enable When the SPE bit is written to one, the SPI is enabled. This bit must be set to enable any SPI operations. #### Bit 5 - DORD1 Data1 Order When the DORD bit is written to one, the LSB of the data word is transmitted first. When the DORD bit is written to zero, the MSB of the data word is transmitted first. #### Bit 4 - MSTR1 Master/Slave1 Select This bit selects the Master SPI mode when written to one, and the Slave SPI mode when written logic zero. If SS is configured as an input and is driven low while MSTR is set, MSTR will be cleared, and SPIF in SPSR will become set. The user will then have to set MSTR to re-enable the SPI Master mode. #### Bit 3 - CPOL1 Clock1 Polarity When this bit is written to one, SCK is high when idle. When CPOL is written to zero, SCK is low when idle. Refer to Figure 23-3 and Figure 23-4 for an example. The CPOL functionality is summarized below: Table 23-6. CPOL Functionality | CPOL | Leading Edge | Trailing Edge | |------|--------------|---------------| | 0 | Rising | Falling | | 1 | Falling | Rising | #### Bit 2 - CPHA1 Clock1 Phase The settings of the Clock Phase bit (CPHA) determine if data is sampled on the leading (first) or trailing (last) edge of SCK. Refer to Figure 23-3 and Figure 23-4 for an example. The CPHA functionality is summarized below: Table 23-7. CPHA1 Functionality | CPHA1 | Leading Edge | Trailing Edge | |-------|--------------|---------------| | 0 | Sample | Setup | | 1 | Setup | Sample | ### Bits 1:0 - SPR1 [1:0] SPI1 Clock Rate Select These two bits control the SCK rate of the device configured as a Master. SPR1 and SPR0 have no effect on the Slave. The relationship between SCK and the Oscillator Clock frequency $f_{osc}$ is shown in the table below. Table 23-8. Relationship Between SCK and Oscillator Frequency | SPI2X | SPR1[1] | SPR1[0] | SCK Frequency | |-------|---------|---------|-----------------------| | 0 | 0 | 0 | f <sub>osc</sub> /4 | | 0 | 0 | 1 | f <sub>osc</sub> /16 | | 0 | 1 | 0 | f <sub>osc</sub> /64 | | 0 | 1 | 1 | f <sub>osc</sub> /128 | | 1 | 0 | 0 | f <sub>osc</sub> /2 | | 1 | 0 | 1 | f <sub>osc</sub> /8 | | 1 | 1 | 0 | f <sub>osc</sub> /32 | | 1 | 1 | 1 | f <sub>osc</sub> /64 | #### 23.5.3 SPI Status Register 0 Name: SPSR0 Offset: 0x4D [ID-000004d0] Reset: 0x00 **Property:** When addressing as I/O Register: address offset is 0x2D When addressing I/O registers as data space using LD and ST instructions, the provided offset must be used. When using the I/O specific commands IN and OUT, the offset is reduced by 0x20, resulting in an I/O address offset within 0x00 - 0x3F. The device is a complex microcontroller with more peripheral units than can be supported within the 64 locations reserved in Opcode for the IN and OUT instructions. For the extended I/O space from 0x60 in SRAM, only the ST/STS/STD and LD/LDS/LDD instructions can be used. | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |--------|-------|-------|---|---|---|---|---|--------| | | SPIF0 | WCOL0 | | | | | | SPI2X0 | | Access | R | R | | | | | | R/W | | Reset | 0 | 0 | | | | | | 0 | #### Bit 7 - SPIF0 SPI Interrupt Flag When a serial transfer is complete, the SPIF Flag is set. An interrupt is generated if SPIE in SPCR is set and global interrupts are enabled. If $\overline{SS}$ is an input and is driven low when the SPI is in Master mode, this will also set the SPIF Flag. SPIF is cleared by hardware when executing the corresponding interrupt handling vector. Alternatively, the SPIF bit is cleared by first reading the SPI Status Register with SPIF set, then accessing the SPI Data Register (SPDR). #### Bit 6 - WCOLO Write Collision Flag The WCOL bit is set if the SPI Data Register (SPDR) is written during a data transfer. The WCOL bit (and the SPIF bit) are cleared by first reading the SPI Status Register with WCOL set, and then accessing the SPI Data Register. #### Bit 0 - SPI2X0 Double SPI Speed Bit When this bit is written logic one the SPI speed (SCK Frequency) will be doubled when the SPI is in Master mode (refer to Table 23-5). This means that the minimum SCK period will be two CPU clock periods. When the SPI is configured as Slave, the SPI is only guaranteed to work at fosc/4 or lower. The SPI interface is also used for program memory and EEPROM downloading or uploading. See *Serial Downloading* for serial programming and verification. #### **Related Links** Serial Downloading #### 23.5.4 **SPI Status Register 1** Name: SPSR1 Offset: 0xAD [ID-000004d0] Reset: 0x00 | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |--------|-------|-------|---|---|---|---|---|--------| | | SPIF1 | WCOL1 | | | | | | SPI2X1 | | Access | R | R | | | | | | R/W | | Reset | 0 | 0 | | | | | | 0 | #### Bit 7 - SPIF1 SPI Interrupt Flag 1 When a serial transfer is complete, the SPIF Flag is set. An interrupt is generated if SPIE in SPCR is set and global interrupts are enabled. If SS is an input and is driven low when the SPI is in Master mode, this will also set the SPIF Flag. SPIF is cleared by hardware when executing the corresponding interrupt handling vector. Alternatively, the SPIF bit is cleared by first reading the SPI Status Register with SPIF set, then accessing the SPI Data Register (SPDR). # Bit 6 - WCOL1 Write Collision Flag 1 The WCOL bit is set if the SPI Data Register (SPDR) is written during a data transfer. The WCOL bit (and the SPIF bit) are cleared by first reading the SPI Status Register with WCOL set and then accessing the SPI Data Register. #### Bit 0 - SPI2X1 Double SPI Speed Bit 1 When this bit is written logic one the SPI speed (SCK Frequency) will be doubled when the SPI is in Master mode (refer to Table 23-5). This means that the minimum SCK period will be two CPU clock periods. When the SPI is configured as Slave, the SPI is only guaranteed to work at fosc/4 or lower. The SPI interface is also used for program memory and EEPROM downloading or uploading. See Serial Downloading for serial programming and verification. ### 23.5.5 SPI Data Register 0 Name: SPDR0 Offset: 0x4E [ID-000004d0] Reset: 0xXX Property: When addressing as I/O Register: address offset is 0x2E When addressing I/O registers as data space using LD and ST instructions, the provided offset must be used. When using the I/O specific commands IN and OUT, the offset is reduced by 0x20, resulting in an I/O address offset within 0x00 - 0x3F. The device is a complex microcontroller with more peripheral units than can be supported within the 64 locations reserved in Opcode for the IN and OUT instructions. For the extended I/O space from 0x60 in SRAM, only the ST/STS/STD and LD/LDS/LDD instructions can be used. | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | |--------|-----------|-----|-----|-----|-----|-----|-----|-----|--| | | SPID[7:0] | | | | | | | | | | Access | R/W | | Reset | x | x | x | x | x | x | x | x | | #### Bits 7:0 - SPID[7:0] SPI Data The SPI Data register is a read/write register used for data transfer between the register file and the SPI Shift register. Writing to the register initiates data transmission. Reading the register causes the Shift register receive buffer to be read. # 23.5.6 SPI Data Register 1 Name: SPDR1 **Offset:** 0xAE [ID-000004d0] Reset: 0xXX | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | |--------|------------|-----|-----|-----|-----|-----|-----|-----|--|--|--|--|--| | | SPID1[7:0] | | | | | | | | | | | | | | Access | R/W | | | | | | Reset | x | x | x | x | x | x | x | x | | | | | | # Bits 7:0 - SPID1[7:0] SPI Data 1 The SPI Data Register is a read/write register used for data transfer between the Register File and the SPI Shift Register. Writing to the register initiates data transmission. Reading the register causes the Shift Register Receive buffer to be read. # 24. USART - Universal Synchronous Asynchronous Receiver Transceiver #### 24.1 Features - Two USART instances USART0, USART1 - Full Duplex Operation (Independent Serial Receive and Transmit Registers) - Asynchronous or Synchronous Operation - Master or Slave Clocked Synchronous Operation - · High-Resolution Baud Rate Generator - Supports Serial Frames with 5, 6, 7, 8, or 9 data bits and 1 or 2 stop bits - Odd or Even Parity Generation and Parity Check Supported by Hardware - Data OverRun Detection - Framing Error Detection - Noise Filtering Includes False Start Bit Detection and Digital Low Pass Filter - Three Separate Interrupts on TX Complete, TX Data Register Empty, and RX Complete - Multi-processor Communication Mode - Double Speed Asynchronous Communication Mode - Start Frame Detection #### 24.2 Overview The Universal Synchronous and Asynchronous serial Receiver and Transmitter (USART) is a highly flexible serial communication device. The USART can also be used in Master SPI mode. The Power Reduction USART bit in the Power Reduction Register (PRR.PRUSARTn) must be written to '0' in order to enable USARTn. USART 0 and 1 are in PRR0. #### **Related Links** USARTSPI - USART in SPI Mode I/O-Ports Pin Configurations PRR0 #### 24.3 Block Diagram In the USART block diagram, the CPU accessible I/O registers and I/O pins are shown in bold. The dashed boxes in the block diagram separate the three main parts of the USART (listed from the top): Clock generator, transmitter, and receiver. Control registers are shared by all units. The clock generation logic consists of synchronization logic for external clock input used by synchronous slave operation, and the baud rate generator. The XCKn (Transfer clock) pin is only used by synchronous transfer mode. The transmitter consists of a single write buffer, a serial Shift register, parity generator, and control logic for handling different serial frame formats. The write buffer allows a continuous transfer of data without any delay between frames. The receiver is the most complex part of the USART module due to its clock and data recovery units. The receiver units are used for asynchronous data reception. In addition to the recovery units, the receiver includes a parity checker, control logic, a Shift register, and a two-level receive buffer (UDRn). The receiver supports the same frame formats as the transmitter and can detect frame error, data overrun, and parity errors. Figure 24-1. USART Block Diagram Note: Refer to the Pin Configurations and the I/O-Ports description for USART pin placement. ### 24.4 Clock Generation The clock generation logic generates the base clock for the transmitter and receiver. The USART supports four modes of clock operation: Normal asynchronous, Double Speed asynchronous, Master synchronous, and Slave synchronous mode. The USART mode select bit 0 in the USART Control and Status Register n C (UCSRnC.UMSELn0) selects between asynchronous and synchronous operation. Double speed (asynchronous mode only) is controlled by the U2Xn found in the UCSRnA register. When using synchronous mode (UMSELn0=1), the data direction register for the XCKn pin (DDR\_XCKn) controls whether the clock source is internal (Master mode) or external (Slave mode). The XCKn pin is only active when using Synchronous mode. Below is a block diagram of the clock generation logic. Figure 24-2. Clock Generation Logic, Block Diagram #### Signal description: - txclk: Transmitter clock (internal signal). - rxclk: Receiver base clock (internal signal). - xcki: Input from XCKn pin (internal signal). Used for synchronous slave operation. - xcko: Clock output to XCKn pin (internal signal). Used for synchronous master operation. - f<sub>osc</sub>: System clock frequency. #### 24.4.1 Internal Clock Generation – The Baud Rate Generator Internal clock generation is used for the Asynchronous and the Synchronous Master modes of operation. The description in this section refers to the clock generation logic block diagram in the previous section. The USART Baud Rate Register (UBRRn) and the down-counter connected to it function as a programmable prescaler or baud rate generator. The down-counter, running at system clock ( $f_{osc}$ ), is loaded with the UBRRn value each time the counter has counted down to zero or when the UBRRnL register is written. A clock is generated each time the counter reaches zero. This clock is the baud rate generator clock output (= $f_{osc}$ /(UBRRn+1)). The transmitter divides the baud rate generator clock output by 2, 8, or 16 depending on the mode. The baud rate generator output is used directly by the receiver's clock and data recovery units. However, the recovery units use a state machine that uses 2, 8, or 16 states depending on the mode set by the state of the UMSEL, U2Xn and DDR\_XCK bits. The table below contains equations for calculating the baud rate (in bits per second) and for calculating the UBRRn value for each mode of operation using an internally generated clock source. Table 24-1. Equations for Calculating Baud Rate Register Setting | Operating Mode | Equation for Calculating Baud Rate 1) | Equation for Calculating UBRRn Value | |-------------------------------------------|-------------------------------------------------|-----------------------------------------------------------------| | Asynchronous Normal mode (U2Xn = 0) | $BAUD = \frac{f_{OSC}}{16(\mathbf{UBRR}n + 1)}$ | $\mathbf{UBRR}n = \frac{f_{\mathrm{OSC}}}{16\mathrm{BAUD}} - 1$ | | Asynchronous Double Speed mode (U2Xn = 1) | $BAUD = \frac{f_{OSC}}{8(\mathbf{UBRR}n + 1)}$ | $\mathbf{UBRR}n = \frac{f_{\mathrm{OSC}}}{8\mathrm{BAUD}} - 1$ | | Synchronous Master mode | $BAUD = \frac{f_{OSC}}{2(\mathbf{UBRR}n + 1)}$ | $\mathbf{UBRR}n = \frac{f_{\mathrm{OSC}}}{2\mathrm{BAUD}} - 1$ | **Note:** 1. The baud rate is defined to be the transfer rate in bits per second (bps) **BAUD** Baud rate (in bits per second, bps) fosc System oscillator clock frequency **UBRRn** Contents of the UBRRnH and UBRRnL registers, (0-4095). Some examples of UBRRn values for some system clock frequencies are found in Examples of Baud Rate Settings. #### 24.4.2 Double Speed Operation (U2Xn) The transfer rate can be doubled by setting the U2Xn bit in UCSRnA. Setting this bit only has effect on the asynchronous operation. Set this bit to zero when using synchronous operation. Setting this bit will reduce the divisor of the baud rate divider from 16 to 8, effectively doubling the transfer rate for asynchronous communication. However, in this case, the Receiver will only use half the number of samples (reduced from 16 to 8) for data sampling and clock recovery, and therefore a more accurate baud rate setting and system clock are required when this mode is used. For the Transmitter, there are no downsides. #### 24.4.3 External Clock External clocking is used by the synchronous slave modes of operation. The description in this section refers to the clock generation logic block diagram in the previous section. External clock input from the XCKn pin is sampled by a synchronization register to minimize the chance of meta-stability. The output from the synchronization register must then pass through an edge detector before it can be used by the transmitter and receiver. This process introduces a two CPU clock period delay and therefore the maximum external XCKn clock frequency is limited by the following equation: $$f_{\text{XCKn}} < \frac{f_{\text{OSC}}}{4}$$ The value of f<sub>osc</sub> depends on the stability of the system clock source. It is therefore recommended to add some margin to avoid possible loss of data due to frequency variations. #### 24.4.4 Synchronous Clock Operation When synchronous mode is used (UMSEL = 1), the XCKn pin will be used as either clock input (slave) or clock output (master). The dependency between the clock edges and data sampling or data change is the same. The basic principle is that data input (on RxDn) is sampled at the opposite XCKn clock edge of the edge the data output (TxDn) is changed. Figure 24-3. Synchronous Mode XCKn Timing The UCPOL bit UCRSC selects which XCKn clock edge is used for data sampling and which is used for data change. As the above timing diagram shows, when UCPOL is zero, the data will be changed at rising XCKn edge and sampled at falling XCKn edge. If UCPOL is set, the data will be changed at falling XCKn edge and sampled at rising XCKn edge. #### 24.5 Frame Formats A serial frame is defined to be one character of data bits with synchronization bits (start and stop bits), and optionally a parity bit for error checking. The USART accepts all 30 combinations of the following as valid frame formats: - 1 start bit - 5, 6, 7, 8, or 9 data bits - no, even or odd parity bit - 1 or 2 stop bits A frame starts with the start bit, followed by the data bits (from five up to nine data bits in total): first the least significant data bit, then the next data bits ending with the most significant bit. If enabled, the parity bit is inserted after the data bits, before the one or two stop bits. When a complete frame is transmitted, it can be directly followed by a new frame, or the communication line can be set to an idle (high) state. the figure below illustrates the possible combinations of the frame formats. Bits inside brackets are optional. Figure 24-4. Frame Formats | St | Start bit, always low. | |------|-----------------------------------------------------------------------------------| | (n) | Data bits (0 to 8). | | Р | Parity bit. Can be odd or even. | | Sp | Stop bit, always high. | | IDLE | No transfers on the communication line (RxDn or TxDn). An IDLE line must be high. | The frame format used by the USART is set by: - Character Size bits (UCSRnC.UCSZn[2:0]) select the number of data bits in the frame. - Parity Mode bits (UCSRnC.UPMn[1:0]) enable and set the type of parity bit. - Stop Bit Select bit (UCSRnC.USBSn) select the number of stop bits. The Receiver ignores the second stop bit. The receiver and transmitter use the same setting. Note that changing the setting of any of these bits will corrupt all ongoing communication for both the receiver and transmitter. An FE (Frame Error) will only be detected in cases where the first stop bit is zero. #### 24.5.1 **Parity Bit Calculation** The parity bit is calculated by doing an exclusive-or of all the data bits. If odd parity is used, the result of the exclusive or is inverted. The relation between the parity bit and data bits is as follows: $$P_{\text{even}} = d_{n-1} \oplus ... \oplus d_3 \oplus d_2 \oplus d_1 \oplus d_0 \oplus 0$$ ``` P_{\text{odd}} = d_{n-1} \oplus ... \oplus d_3 \oplus d_2 \oplus d_1 \oplus d_0 \oplus 1 ``` PevenParity bit using even parityPoddParity bit using odd parity **d**<sub>n</sub> Data bit n of the character If used, the parity bit is located between the last data bit and first stop bit of a serial frame. #### 24.6 USART Initialization The USART has to be initialized before any communication can take place. The initialization process normally consists of setting the baud rate, setting frame format and enabling the transmitter or the receiver depending on the usage. For interrupt driven USART operation, the global interrupt flag should be cleared (and interrupts globally disabled) when doing the initialization. Before doing a re-initialization with changed baud rate or frame format, be sure that there are no ongoing transmissions during the period the registers are changed. The TXC flag (UCSRnA.TXC) can be used to check that the transmitter has completed all transfers, and the RXC flag can be used to check that there are no unread data in the receive buffer. The UCSRnA.TXC must be cleared before each transmission (before UDRn is written) if it is used for this purpose. The following simple USART initialization code examples show one assembly and one C function that are equal in functionality. The examples assume asynchronous operation using polling (no interrupts enabled) and a fixed frame format. The baud rate is given as a function parameter. For the assembly code, the baud rate parameter is assumed to be stored in the r17, r16 registers. ``` Assembly Code Example ``` ``` USART_Init: ; Set baud rate to UBRR0 out UBRROH, r17 out UBRROL, r16 ; Enable receiver and transmitter ldi r16, (1<<RXEN0) | (1<<TXEN0) out UCSROB, r16 ; Set frame format: 8data, 2stop bit ldi r16, (1<<USBSO) | (3<<UCSZ00) out UCSROC, r16 ret</pre> ``` #### C Code Example ``` #define FOSC 1843200 // Clock Speed #define BAUD 9600 #define MYUBRR FOSC/16/BAUD-1 void main( void ) { ... USART_Init(MYUBRR) ... } void USART_Init( unsigned int ubrr) { /*Set baud rate */ UBRROH = (unsigned char)(ubrr>>8); UBRROL = (unsigned char)ubrr; Enable receiver and transmitter */ UCSROB = (1<<RXENO) | (1<<TXENO); /* Set frame format: 8data, 2stop bit */</pre> ``` ``` UCSROC = (1<<USBS0) | (3<<UCSZ00); }</pre> ``` More advanced initialization routines can be written to include frame format as parameters, disable interrupts, and so on. However, many applications use a fixed setting of the baud and control registers, and for these types of applications the initialization code can be placed directly in the main routine, or be combined with initialization code for other I/O modules. #### 24.7 Data Transmission – The USART Transmitter The USART transmitter is enabled by setting the Transmit Enable (TXEN) bit in the UCSRnB register. When the transmitter is enabled, the normal port operation of the TxDn pin is overridden by the USART and given the function as the transmitter's serial output. The baud rate, mode of operation and frame format must be set up once before doing any transmissions. If synchronous operation is used, the clock on the XCKn pin will be overridden and used as transmission clock. #### 24.7.1 Sending Frames with 5 to 8 Data Bits A data transmission is initiated by loading the transmit buffer with the data to be transmitted. The CPU can load the transmit buffer by writing to the UDRn I/O location. The buffered data in the transmit buffer will be moved to the Shift register when the Shift register is ready to send a new frame. The Shift register is loaded with new data if it is in an idle state (no ongoing transmission) or immediately after the last stop bit of the previous frame is transmitted. When the Shift register is loaded with new data, it will transfer one complete frame at the rate given by the Baud register, U2Xn bit or by XCKn depending on the mode of operation. The following code examples show a simple USART transmit function based on polling of the Data Register Empty (UDRE) Flag. When using frames with less than eight bits, the most significant bits written to the UDR0 are ignored. The USART 0 has to be initialized before the function can be used. For the assembly code, the data to be sent is assumed to be stored in Register R17. The function simply waits for the transmit buffer to be empty by checking the UDRE flag, before loading it with new data to be transmitted. If the data register empty interrupt is utilized, the interrupt routine writes the data into the buffer. #### 24.7.2 Sending Frames with 9 Data Bits If 9-bit characters are used (UCSZn = 7), the ninth bit must be written to the TXB8 bit in UCSRnB before the low byte of the character is written to UDRn. The ninth bit can be used for indicating an address frame when using multiprocessor communication mode or for another protocol handling as for example synchronization. The following code examples show a transmit function that handles 9-bit characters. For the assembly code, the data to be sent is assumed to be stored in registers R17:R16. ``` Assembly Code Example USART Transmit: ; Wait for empty transmit buffer in r18, UCSROA sbrs r18, UDRE rjmp USART_Transmit ; Copy 9th bi\overline{t} from r17 to TXB8 cbi UCSROB, TXB8 sbrc r17,0 sbi UCSROB, TXB8 ; Put LSB data (r16) into buffer, sends the data UDR0,r16 011† C Code Example void USART Transmit ( unsigned int data ) /* Wait for empty transmit buffer */ while ( !( UCSROA & (1<<UDRE))) ) /* Copy 9th bit to TXB8 */ UCSR0B &= \sim (1 << TXB8); if ( data & 0x0100 ) UCSROB \mid = (1 << TXB8); /* Put data into buffer, sends the data */ UDR0 = data; } ``` **Note:** These transmit functions are written to be general functions. They can be optimized if the contents of the UCSRnB is static. For example, only the TXB8 bit of the UCSRnB Register is used after initialization. #### 24.7.3 Transmitter Flags and Interrupts The USART transmitter has two flags that indicate its state: USART Data Register Empty (UDRE) and Transmit Complete (TXC). Both flags can be used for generating interrupts. The Data Register Empty (UDRE) flag indicates whether the transmit buffer is ready to receive new data. This bit is set when the transmit buffer is empty and cleared when the transmit buffer contains data to be transmitted that has not yet been moved into the Shift Register. For compatibility with future devices, always write this bit to zero when writing the UCSRnA register. When the Data Register Empty Interrupt Enable (UDRIE) bit in UCSRnB is written to '1', the USART Data Register Empty Interrupt will be executed as long as UDRE is set (provided that global interrupts are enabled). UDRE is cleared by writing UDRn. When interrupt-driven data transmission is used, the Data Register Empty interrupt routine must either write new data to UDRn in order to clear UDRE or disable the data register empty interrupt - otherwise, a new interrupt will occur once the interrupt routine terminates. The Transmit Complete (TXC) flag bit is set when the entire frame in the Transmit Shift register has been shifted out and there are no new data currently present in the transmit buffer. The TXC flag bit is either automatically cleared when a transmit complete interrupt is executed, or it can be cleared by writing a '1' to its bit location. The TXC flag is useful in half-duplex communication interfaces (like the RS-485 standard), where a transmitting application must enter receive mode and free the communication bus immediately after completing the transmission. When the Transmit Complete Interrupt Enable (TXCIE) bit in UCSRnB is written to '1', the USART transmit complete interrupt will be executed when the TXC flag becomes set (provided that global interrupts are enabled). When the transmit complete interrupt is used, the interrupt handling routine does not have to clear the TXC flag, this is done automatically when the interrupt is executed. ### 24.7.4 Parity Generator The Parity Generator calculates the parity bit for the serial frame data. When parity bit is enabled (UCSRnC.UPM[1]=1), the transmitter control logic inserts the parity bit between the last data bit and the first stop bit of the frame that is sent. #### 24.7.5 Disabling the Transmitter When writing the TX Enable bit in the USART Control and Status Register n B (UCSRnB.TXEN) to zero, the disabling of the transmitter will not become effective until ongoing and pending transmissions are completed, i.e., when the Transmit Shift register and Transmit Buffer register do not contain data to be transmitted. When disabled, the transmitter will no longer override the TxDn pin. # 24.8 Data Reception – The USART Receiver The USART receiver is enabled by writing the Receive Enable (RXEN) bit in the UCSRnB Register to '1'. When the receiver is enabled, the normal pin operation of the RxDn pin is overridden by the USART and given the function as the receiver's serial input. The baud rate, mode of operation and frame format must be set up once before any serial reception can be done. If synchronous operation is used, the clock on the XCKn pin will be used as transfer clock. #### 24.8.1 Receiving Frames with 5 to 8 Data Bits The receiver starts data reception when it detects a valid start bit. Each bit that follows the start bit will be sampled at the baud rate or XCKn clock, and shifted into the Receive Shift register until the first stop bit of a frame is received. A second stop bit will be ignored by the receiver. When the first stop bit is received, i.e., a complete serial frame is present in the Receive Shift register, the contents of the Shift register will be moved into the receive buffer. The receive buffer can then be read by reading the UDRn I/O location. The following code example shows a simple USART receive function based on polling of the Receive Complete (RXC) flag. When using frames with less than eight bits the most significant bits of the data read from the UDR0 will be masked to zero. The USART 0 has to be initialized before the function can be used. For the assembly code, the received data will be stored in R16 after the code completes. ``` USART_Receive: ; Wait for data to be received in r17, UCSROA sbrs r17, RXC rjmp USART_Receive ; Get and return received data from buffer ``` ``` in r16, UDR0 ret C Code Example unsigned char USART_Receive( void ) { /* Wait for data to be received */ while ( !(UCSR0A & (1<<RXC)) ) ; /* Get and return received data from buffer */ return UDR0; }</pre> ``` For I/O registers located in extended I/O map, "IN", "OUT", "SBIS", "SBIC", "CBI", and "SBI" instructions must be replaced with instructions that allow access to extended I/O. Typically "LDS" and "STS" combined with "SBRS", "SBRC", "SBR", and "CBR". The function simply waits for data to be present in the receive buffer by checking the RXC flag, before reading the buffer and returning the value. #### 24.8.2 Receiving Frames with 9 Data Bits If 9-bit characters are used (UCSZn=7) the ninth bit must be read from the RXB8 bit in UCSRnB before reading the low bits from the UDRn. This rule applies to the FE, DOR and UPE Status flags as well. Read status from UCSRnA, then data from UDRn. Reading the UDRn I/O location will change the state of the receive buffer FIFO and consequently the TXB8, FE, DOR and UPE bits, which all are stored in the FIFO, will change. The following code example shows a simple receive function for USART0 that handles both nine-bit characters and the status bits. For the assembly code, the received data will be stored in R17:R16 after the code completes. ``` Assembly Code Example USART Receive: ; Wait for data to be received in r16, UCSROA sbrs r16, RXC rjmp USART_Receive ; Get status and 9th bit, then data from buffer in r18, UCSROA in r17, UCSROB r16, UDR0 ; If error, return -1 andi r18, (1<<FE) | (1<<DOR) | (1<<UPE) breq USART ReceiveNoError ldi r17, HIGH(-1) ldi r16, LOW(-1) USART ReceiveNoError: ; \overline{F}ilter the 9th bit, then return lsr r17 andi r17, 0x01 ret C Code Example unsigned int USART Receive ( void ) unsigned char status, resh, resl; /* Wait for data to be received */ while ( !(UCSR0A & (1<<RXC)) )</pre> ; ``` ``` /* Get status and 9th bit, then data */ /* from buffer */ status = UCSROA; resh = UCSROB; resl = UDRO; /* If error, return -1 */ if ( status & (1<<FE) | (1<<DOR) | (1<<UPE) ) return -1; /* Filter the 9th bit, then return */ resh = (resh >> 1) & 0x01; return ((resh << 8) | resl); }</pre> ``` The receive function example reads all the I/O registers into the register file before any computation is done. This gives an optimal receive buffer utilization since the buffer location read will be free to accept new data as early as possible. #### 24.8.3 Receive Compete Flag and Interrupt The USART Receiver has one flag that indicates the Receiver state. The Receive Complete (RXC) Flag indicates if there are unread data present in the receive buffer. This flag is one when unread data exist in the receive buffer, and zero when the receive buffer is empty (i.e., does not contain any unread data). If the Receiver is disabled (RXEN = 0), the receive buffer will be flushed and consequently, the RXCn bit will become zero. When the Receive Complete Interrupt Enable (RXCIE) in UCSRnB is set, the USART Receive Complete interrupt will be executed as long as the RXC Flag is set (provided that global interrupts are enabled). When interrupt-driven data reception is used, the receive complete routine must read the received data from UDR in order to clear the RXC Flag, otherwise, a new interrupt will occur once the interrupt routine terminates. #### 24.8.4 Receiver Error Flags The USART receiver has three error flags: Frame Error (FE), Data OverRun (DOR) and Parity Error (UPE). All can be accessed by reading UCSRnA. Common for the error flags is that they are located in the receive buffer together with the frame for which they indicate the error status. Due to the buffering of the error flags, the UCSRnA must be read before the receive buffer (UDRn), since reading the UDRn I/O location changes the buffer read location. Another equality for the error flags is that they cannot be altered by software doing a write to the flag location. However, all flags must be set to zero when the UCSRnA is written for upward compatibility of future USART implementations. None of the error flags can generate interrupts. The FE flag indicates the state of the first stop bit of the next readable frame stored in the receive buffer. The FE flag is zero when the stop bit was correctly read as '1', and the FE flag will be one when the stop bit was incorrect (zero). This flag can be used for detecting out-of-sync conditions, detecting break conditions and protocol handling. The FE flag is not affected by the setting of the USBS bit in UCSRnC since the receiver ignores all, except for the first, stop bits. For compatibility with future devices, always set this bit to zero when writing to UCSRnA. The DOR flag indicates data loss due to a receiver buffer full condition. A DOR occurs when the receive buffer is full (two characters), a new character is waiting in the Receive Shift register, and a new start bit is detected. If the DOR flag is set, one or more serial frames were lost between the last frame read from UDR, and the next frame read from UDR. For compatibility with future devices, always write this bit to zero when writing to UCSRnA. The DOR flag is cleared when the frame received was successfully moved from the Shift register to the receive buffer. The Parity Error (UPE) flag indicates that the next frame in the receive buffer had a UPE when received. If Parity Check is not enabled the UPE bit will always read '0'. For compatibility with future devices, always set this bit to zero when writing to UCSRnA. For more details see Parity Bit Calculation and 'Parity Checker' below. #### 24.8.5 Parity Checker The Parity Checker is active when the high USART Parity Mode bit 1 in the USART Control and Status Register n C (UCSRnC.UPM[1]) is written to '1'. The type of Parity Check to be performed (odd or even) is selected by the UCSRnC.UPM[0] bit. When enabled, the Parity Checker calculates the parity of the data bits in incoming frames and compares the result with the parity bit from the serial frame. The result of the check is stored in the receive buffer together with the received data and stop bits. The USART Parity Error Flag in the USART Control and Status Register n A (UCSRnA.UPE) can then be read by software to check if the frame had a Parity Error. The UPEn bit is set if the next character that can be read from the receive buffer had a Parity Error when received and the Parity Checking was enabled at that point (UPM[1] = 1). This bit is valid until the receive buffer (UDRn) is read. #### 24.8.6 Disabling the Receiver In contrast to the transmitter, disabling of the receiver will be immediate. Data from ongoing receptions will, therefore, be lost. When disabled (i.e., UCSRnB.RXEN is written to zero) the receiver will no longer override the normal function of the RxDn port pin. The receiver buffer FIFO will be flushed when the receiver is disabled. Remaining data in the buffer will be lost. #### 24.8.7 Flushing the Receive Buffer The receiver buffer FIFO will be flushed when the receiver is disabled, i.e., the buffer will be emptied of its contents. Unread data will be lost. If the buffer has to be flushed during normal operation, due to for instance an error condition, read the UDRn I/O location until the RXCn flag is cleared. The following code shows how to flush the receive buffer of USARTO. ``` USART_Flush: in r16, UCSROA sbrs r16, RXC ret in r16, UDRO rjmp USART_Flush C Code Example void USART_Flush( void ) { unsigned char dummy; while ( UCSROA & (1<<RXC) ) dummy = UDRO; }</pre> ``` ### 24.9 Asynchronous Data Reception The USART includes a clock recovery and a data recovery unit for handling asynchronous data reception. The clock recovery logic is used for synchronizing the internally generated baud rate clock to the incoming asynchronous serial frames at the RxDn pin. The data recovery logic samples and low pass filters each incoming bit, thereby improving the noise immunity of the Receiver. The asynchronous reception operational range depends on the accuracy of the internal baud rate clock, the rate of the incoming frames, and the frame size in a number of bits. #### 24.9.1 Asynchronous Clock Recovery The clock recovery logic synchronizes the internal clock to the incoming serial frames. The figure below illustrates the sampling process of the start bit of an incoming frame. The sample rate is 16-times the baud rate for Normal mode and eight times the baud rate for Double Speed mode. The horizontal arrows illustrate the synchronization variation due to the sampling process. Note the larger time variation when using the Double Speed mode (UCSRnA.U2Xn=1) of operation. Samples denoted '0' are samples taken while the RxDn line is idle (i.e., no communication activity). Figure 24-5. Start Bit Sampling When the clock recovery logic detects a high (idle) to low (start) transition on the RxDn line, the start bit detection sequence is initiated. Let sample 1 denote the first zero-sample as shown in the figure. The clock recovery logic then uses samples 8, 9, and 10 for Normal mode, and samples 4, 5, and 6 for Double Speed mode (indicated with sample numbers inside boxes on the figure), to decide if a valid start bit is received. If two or more of these three samples have logical high levels (the majority wins), the start bit is rejected as a noise spike and the Receiver starts looking for the next high to low-transition on RxDn. If however, a valid start bit is detected, the clock recovery logic is synchronized and the data recovery can begin. The synchronization process is repeated for each start bit. #### 24.9.2 Asynchronous Data Recovery When the receiver clock is synchronized to the start bit, the data recovery can begin. The data recovery unit uses a state machine that has 16 states for each bit in Normal mode and eight states for each bit in Double Speed mode. The figure below shows the sampling of the data bits and the parity bit. Each of the samples is given a number that is equal to the state of the recovery unit. Figure 24-6. Sampling of Data and Parity Bit The decision of the logic level of the received bit is taken by doing a majority voting of the logic value to the three samples in the center of the received bit: If two or all three center samples (those marked by their sample number inside boxes) have high levels, the received bit is registered to be a logic '1'. If two or all three samples have low levels, the received bit is registered to be a logic '0'. This majority voting process acts as a low pass filter for the incoming signal on the RxDn pin. The receiver process is then repeated until a complete frame is received, including the first stop bit. The receiver only uses the first stop bit of a frame. The following figure shows the sampling of the stop bit and the earliest possible beginning of the start bit of the next frame. Figure 24-7. Stop Bit Sampling and Next Start Bit Sampling The same majority voting is done to the stop bit as done for the other bits in the frame. If the stop bit is registered to have a logic '0' value, the Frame Error (UCSRnA.FE) flag will be set. A new high to low transition indicating the start bit of a new frame can come right after the last of the bits used for majority voting. For Normal Speed mode, the first low level sample can be taken at the point marked (A) in the figure above. For Double Speed mode, the first low level must be delayed to (B). (C) marks a stop bit of full length. The early start bit detection influences the operational range of the receiver. #### 24.9.3 Asynchronous Operational Range The operational range of the receiver is dependent on the mismatch between the received bit rate and the internally generated baud rate. If the transmitter is sending frames at too fast or too slow bit rates or the internally generated baud rate of the receiver does not have a similar base frequency (see recommendations below), the receiver will not be able to synchronize the frames to the start bit. The following equations can be used to calculate the ratio of the incoming data rate and internal receiver baud rate. $$R_{\text{slow}} = \frac{(D+1)S}{S-1+D\cdot S+S_F}$$ $$R_{\text{fast}} = \frac{(D+2)S}{(D+1)S+S_M}$$ - D: Sum of character size and parity size (D = 5 to 10 bit). - S: Samples per bit. S = 16 for Normal Speed mode and S = 8 for Double Speed mode. - $S_F$ : First sample number used for majority voting. $S_F = 8$ for normal speed and $S_F = 4$ for Double Speed mode. - $S_M$ : Middle sample number used for majority voting. $S_M = 9$ for normal speed and $S_M = 5$ for Double Speed mode. - R<sub>s/ow</sub>: is the ratio of the slowest incoming data rate that can be accepted in relation to the receiver baud rate. R<sub>fast</sub> is the ratio of the fastest incoming data rate that can be accepted in relation to the receiver baud rate. The following tables list the maximum receiver baud rate error that can be tolerated. Note that Normal Speed mode has higher toleration of baud rate variations. Table 24-2. Recommended Maximum Receiver Baud Rate Error for Normal Speed Mode (U2Xn = 0) | D<br># (Data+Parity Bit) | R <sub>slow</sub> [%] | R <sub>fast</sub> [%] | Max. Total Error [%] | Recommended Max. Receiver Error [%] | |--------------------------|-----------------------|-----------------------|----------------------|-------------------------------------| | 5 | 93.20 | 106.67 | +6.67/-6.8 | ±3.0 | | 6 | 94.12 | 105.79 | +5.79/-5.88 | ±2.5 | | D<br># (Data+Parity Bit) | R <sub>slow</sub> [%] | R <sub>fast</sub> [%] | Max. Total Error [%] | Recommended Max. Receiver Error [%] | |--------------------------|-----------------------|-----------------------|----------------------|-------------------------------------| | 7 | 94.81 | 105.11 | +5.11/-5.19 | ±2.0 | | 8 | 95.36 | 104.58 | +4.58/-4.54 | ±2.0 | | 9 | 95.81 | 104.14 | +4.14/-4.19 | ±1.5 | | 10 | 96.17 | 103.78 | +3.78/-3.83 | ±1.5 | Table 24-3. Recommended Maximum Receiver Baud Rate Error for Double Speed Mode (U2Xn = 1) | D<br># (Data+Parity Bit) | R <sub>slow</sub> [%] | R <sub>fast</sub> [%] | Max Total Error [%] | Recommended Max Receiver Error [%] | |--------------------------|-----------------------|-----------------------|---------------------|------------------------------------| | 5 | 94.12 | 105.66 | +5.66/-5.88 | ±2.5 | | 6 | 94.92 | 104.92 | +4.92/-5.08 | ±2.0 | | 7 | 95.52 | 104,35 | +4.35/-4.48 | ±1.5 | | 8 | 96.00 | 103.90 | +3.90/-4.00 | ±1.5 | | 9 | 96.39 | 103.53 | +3.53/-3.61 | ±1.5 | | 10 | 96.70 | 103.23 | +3.23/-3.30 | ±1.0 | The recommendations of the maximum receiver baud rate error was made under the assumption that the receiver and transmitter equally divide the maximum total error. There are two possible sources for the receivers baud rate error. The receiver's System Clock (EXTCLK) will always have some minor instability over the supply voltage range and the temperature range. When using a crystal to generate the system clock, this is rarely a problem, but for a resonator, the system clock may differ more than 2% depending on the resonator's tolerance. The second source for the error is more controllable. The baud rate generator cannot always do an exact division of the system frequency to get the baud rate wanted. In this case, an UBRRn value that gives an acceptable low error can be used if possible. #### 24.9.4 Start Frame Detection The USART start frame detector can wake up the MCU from Power-down and Standby sleep mode when it detects a start bit. When a high-to-low transition is detected on RxDn, the internal 8 MHz oscillator is powered up and the USART clock is enabled. After start-up, the rest of the data frame can be received, provided that the baud rate is slow enough in relation to the internal 8 MHz oscillator start-up time. Start-up time of the internal 8 MHz oscillator varies with supply voltage and temperature. The USART start frame detection works in both asynchronous and synchronous modes. It is enabled by writing the Start Frame Detection Enable bit (SFDE). If the USART Start Interrupt Enable (RXSIE) bit is set, the USART Receive Start Interrupt is generated immediately when start is detected. When using the feature without start interrupt, the start detection logic activates the internal 8 MHz oscillator and the USART clock while the frame is being received, only. Other clocks remain stopped until the Receive Complete Interrupt wakes up the MCU. The maximum baud rate in synchronous mode depends on the sleep mode the device is woken up from: - Idle sleep mode: system clock frequency divided by four - Standby or Power-down: 500 kbps The maximum baud rate in asynchronous mode depends on the sleep mode the device is woken up from: • Idle sleep mode: the same as in active mode Table 24-4. Maximum Total Baud Rate Error in Normal Speed Mode | Baud Rate | Frame Size | | | | | | | | | | |---------------|------------|-------|-------|-------|-------|-------|--|--|--|--| | | 5 | 6 | 7 | 8 | 9 | 10 | | | | | | 0 - 28.8 kbps | +6.67 | +5.79 | +5.11 | +4.58 | +4.14 | +3.78 | | | | | | | -5.88 | -5.08 | -4.48 | -4.00 | -3.61 | -3.30 | | | | | | 38.4 kbps | +6.63 | +5.75 | +5.08 | +4.55 | +4.12 | +3.76 | | | | | | | -5.88 | -5.08 | -4.48 | -4.00 | -3.61 | -3.30 | | | | | | 57.6 kbps | +6.10 | +5.30 | +4.69 | +4.20 | +3.80 | +3.47 | | | | | | | -5.88 | -5.08 | -4.48 | -4.00 | -3.61 | -3.30 | | | | | | 76.8 kbps | +5.59 | +4.85 | +4.29 | +3.85 | +3.48 | +3.18 | | | | | | | -5.88 | -5.08 | -4.48 | -4.00 | -3.61 | -3.30 | | | | | | 115.2 kbps | +4.57 | +3.97 | +3.51 | +3.15 | +2.86 | +2.61 | | | | | | | -5.88 | -5.08 | -4.48 | -4.00 | -3.61 | -3.30 | | | | | Table 24-5. Maximum Total Baud Rate Error in Double Speed Mode | Baud Rate | Frame Size | | | | | | | | | | |---------------|------------|-------|-------|-------|-------|-------|--|--|--|--| | | 5 | 6 | 7 | 8 | 9 | 10 | | | | | | 0 - 57.6 kbps | +5.66 | +4.92 | +4.35 | +3.90 | +3.53 | +3.23 | | | | | | | -4.00 | -3.45 | -3.03 | -2.70 | -2.44 | -2.22 | | | | | | 76.8 kbps | +5.59 | +4.85 | +4.29 | +3.85 | +3.48 | +3.18 | | | | | | | -4.00 | -3.45 | -3.03 | -2.70 | -2.44 | -2.22 | | | | | | 115.2 kbps | +4.57 | +3.97 | +3.51 | +3.15 | +2.86 | +2.61 | | | | | | | -4.00 | -3.45 | -3.03 | -2.70 | -2.44 | -2.22 | | | | | #### 24.10 Multi-Processor Communication Mode Setting the Multi-Processor Communication mode (MPCMn) bit in UCSRnA enables a filtering function of incoming frames received by the USART receiver. Frames that do not contain address information will be ignored and not put into the receive buffer. This effectively reduces the number of incoming frames that have to be handled by the CPU, in a system with multiple MCUs that communicate via the same serial bus. The transmitter is unaffected by the MPCMn setting but has to be used differently when it is a part of a system utilizing the Multi-processor Communication mode. If the receiver is set up to receive frames that contain five to eight data bits, then the first stop bit indicates if the frame contains data or address information. If the receiver is set up for frames with 9 data bits, then the ninth bit (RXB8) is used for identifying address and data frames. When the frame type bit (the first stop or the ninth bit) is '1', the frame contains an address. When the frame type bit is '0', the frame is a data frame. The Multi-Processor Communication mode enables several slave MCUs to receive data from a master MCU. This is done by first decoding an address frame to find out which MCU has been addressed. If a particular slave MCU has been addressed, it will receive the following data frames as normal, while the other slave MCUs will ignore the received frames until another address frame is received. #### 24.10.1 Using MPCMn For an MCU to act as a master MCU, it can use a 9-bit character frame format (UCSZ1=7). The ninth bit (TXB8) must be set when an address frame (TXB8=1) is being transmitted or cleared when a data frame (TXB=0) is being transmitted. The slave MCUs must, in this case, be set to use a 9-bit character frame format. The following procedure should be used to exchange data in Multi-Processor Communication mode: - All slave MCUs are in Multi-Processor Communication mode (MPCM in UCSRnA is set). - 2. The master MCU sends an address frame, and all slaves receive and read this frame. In the slave MCUs, the RXC flag in UCSRnA will be set as normal. - 3. Each slave MCU reads the UDRn register and determines if it has been selected. If so, it clears the MPCM bit in UCSRnA, otherwise, it waits for the next address byte and keeps the MPCM setting. - 4. The addressed MCU will receive all data frames until a new address frame is received. The other slave MCUs, which still have the MPCM bit set, will ignore the data frames. - 5. When the last data frame is received by the addressed MCU, the addressed MCU sets the MPCM bit and waits for a new address frame from the master. The process then repeats from step 2. Using any of the 5- to 8-bit character frame formats is possible, but impractical since the receiver must change between using n and n+1 character frame formats. This makes full-duplex operation difficult since the transmitter and receiver use the same character size setting. If 5- to 8-bit character frames are used, the transmitter must be set to use two stop bit (USBS = 1) since the first stop bit is used for indicating the frame type. Do not use Read-Modify-Write instructions (SBI and CBI) to set or clear the MPCM bit. The MPCM bit shares the same I/O location as the TXC flag and this might accidentally be cleared when using SBI or CBI instructions. #### 24.11 **Examples of Baud Rate Setting** For standard crystal and resonator frequencies, the most commonly used baud rates for asynchronous operation can be generated by using the UBRRn settings as listed in the table below. UBRRn values which yield an actual baud rate differing less than 0.5% from the target baud rate, are bold in the table. Higher error ratings are acceptable, but the Receiver will have less noise resistance when the error ratings are high, especially for large serial frames (see also section Asynchronous Operational Range). The error values are calculated using the following equation: $$Error \left[ \% \right] = \left( \frac{BaudRate_{Closest Match}}{BaudRate} - 1 \right)^2 100 \%$$ Table 24-6. Examples of UBRRn Settings for Commonly Used Oscillator Frequencies | Baud | f <sub>osc</sub> = 1.0 | 0000 MH | z | f <sub>osc</sub> = 1.8 | 8432 MH | z | | f <sub>osc</sub> = 2.0000 MHz | | | | | |---------------|------------------------|---------|----------|------------------------|----------|--------|----------|-------------------------------|----------|--------|----------|-------| | Rate<br>[bps] | U2Xn = | 0 | U2Xn = 1 | | U2Xn = 0 | | U2Xn = 1 | | U2Xn = 0 | | U2Xn = 1 | | | | UBRRn | Error | UBRRn | Error | UBRRn | Error | UBRRn | Error | UBRRn | Error | UBRRn | Error | | 2400 | 25 | 0.2% | 51 | 0.2% | 47 | 0.0% | 95 | 0.0% | 51 | 0.2% | 103 | 0.2% | | 4800 | 12 | 0.2% | 25 | 0.2% | 23 | 0.0% | 47 | 0.0% | 25 | 0.2% | 51 | 0.2% | | 9600 | 6 | -7.0% | 12 | 0.2% | 11 | 0.0% | 23 | 0.0% | 12 | 0.2% | 25 | 0.2% | | 14.4k | 3 | 8.5% | 8 | -3.5% | 7 | 0.0% | 15 | 0.0% | 8 | -3.5% | 16 | 2.1% | | 19.2k | 2 | 8.5% | 6 | -7.0% | 5 | 0.0% | 11 | 0.0% | 6 | -7.0% | 12 | 0.2% | | 28.8k | 1 | 8.5% | 3 | 8.5% | 3 | 0.0% | 7 | 0.0% | 3 | 8.5% | 8 | -3.5% | | 38.4k | 1 | -18.6% | 2 | 8.5% | 2 | 0.0% | 5 | 0.0% | 2 | 8.5% | 6 | -7.0% | | 57.6k | 0 | 8.5% | 1 | 8.5% | 1 | 0.0% | 3 | 0.0% | 1 | 8.5% | 3 | 8.5% | | 76.8k | _ | _ | 1 | -18.6% | 1 | -25.0% | 2 | 0.0% | 1 | -18.6% | 2 | 8.5% | | 115.2k | _ | _ | 0 | 8.5% | 0 | 0.0% | 1 | 0.0% | 0 | 8.5% | 1 | 8.5% | | 230.4k | _ | _ | _ | _ | _ | _ | 0 | 0.0% | _ | _ | _ | _ | | 250k | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | 0 | 0.0% | | Max.(1) | 62.5 kbp | s | 125 kbps | 3 | 115.2 kb | ps | 230.4 kb | ps | 125 kbps | 8 | 250 kbps | 5 | Note: 1. UBRRn = 0, Error = 0.0% Table 24-7. Examples of UBRRn Settings for Commonly Used Oscillator Frequencies | Baud Rate | f <sub>osc</sub> = 3.0 | 6864 M | Hz | | f <sub>osc</sub> = 4. | 0000 M | Hz | | f <sub>osc</sub> = 7.3728 MHz | | | | |-----------|------------------------|--------|----------|-------|-----------------------|--------|--------|-------|-------------------------------|-------|----------|-------| | [bps] | U2Xn = | | U2Xn = 1 | | U2Xn = 0 | | U2Xn = | 1 | U2Xn = 0 | | U2Xn = 1 | | | | UBRRn | Error | UBRRn | Error | UBRRn | Error | UBRRn | Error | UBRRn | Error | UBRRn | Error | | 2400 | 95 | 0.0% | 191 | 0.0% | 103 | 0.2% | 207 | 0.2% | 191 | 0.0% | 383 | 0.0% | | 4800 | 47 | 0.0% | 95 | 0.0% | 51 | 0.2% | 103 | 0.2% | 95 | 0.0% | 191 | 0.0% | | 9600 | 23 | 0.0% | 47 | 0.0% | 25 | 0.2% | 51 | 0.2% | 47 | 0.0% | 95 | 0.0% | | 14.4k | 15 | 0.0% | 31 | 0.0% | 16 | 2.1% | 34 | -0.8% | 31 | 0.0% | 63 | 0.0% | | 19.2k | 11 | 0.0% | 23 | 0.0% | 12 | 0.2% | 25 | 0.2% | 23 | 0.0% | 47 | 0.0% | | 28.8k | 7 | 0.0% | 15 | 0.0% | 8 | -3.5% | 16 | 2.1% | 15 | 0.0% | 31 | 0.0% | | 38.4k | 5 | 0.0% | 11 | 0.0% | 6 | -7.0% | 12 | 0.2% | 11 | 0.0% | 23 | 0.0% | | 57.6k | 3 | 0.0% | 7 | 0.0% | 3 | 8.5% | 8 | -3.5% | 7 | 0.0% | 15 | 0.0% | | 76.8k | 2 | 0.0% | 5 | 0.0% | 2 | 8.5% | 6 | -7.0% | 5 | 0.0% | 11 | 0.0% | | 115.2k | 1 | 0.0% | 3 | 0.0% | 1 | 8.5% | 3 | 8.5% | 3 | 0.0% | 7 | 0.0% | | 230.4k | 0 | 0.0% | 1 | 0.0% | 0 | 8.5% | 1 | 8.5% | 1 | 0.0% | 3 | 0.0% | | Baud Rate<br>[bps] | f <sub>osc</sub> = 3.0 | 6864 M | Hz | | f <sub>osc</sub> = 4.0000 MHz | | | | f <sub>osc</sub> = 7.3728 MHz | | | | |--------------------|------------------------|--------|------------|-------|-------------------------------|-------|----------|-------|-------------------------------|-------|------------|-------| | | U2Xn = 0 | | U2Xn = 1 | | U2Xn = 0 | | U2Xn = 1 | | U2Xn = 0 | | U2Xn = 1 | | | | UBRRn | Error | UBRRn | Error | UBRRn | Error | UBRRn | Error | UBRRn | Error | UBRRn | Error | | 250k | 0 | -7.8% | 1 | -7.8% | 0 | 0.0% | 1 | 0.0% | 1 | -7.8% | 3 | -7.8% | | 0.5M | _ | _ | 0 | -7.8% | _ | _ | 0 | 0.0% | 0 | -7.8% | 1 | -7.8% | | 1M | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | 0 | -7.8% | | Max.(1) | 230.4 kbps | | 460.8 kbps | | 250 kbps | | 0.5 Mbps | | 460.8 kbps | | 921.6 kbps | | (1) UBRRn = 0, Error = 0.0% Table 24-8. Examples of UBRRn Settings for Commonly Used Oscillator Frequencies | Baud Rate | f <sub>osc</sub> = 8.0 | 0000 M | Hz | | f <sub>osc</sub> = 11.0592 MHz | | | | f <sub>osc</sub> = 14.7456 MHz | | | | |-----------|------------------------|--------|----------|-------|--------------------------------|-------|----------|-------|--------------------------------|-------|----------|-------| | [bps] | U2Xn = | 0 | U2Xn = 1 | | U2Xn = 0 | | U2Xn = 1 | | U2Xn = | 0 | U2Xn = 1 | | | | UBRRn | Error | UBRRn | Error | UBRRn | Error | UBRRn | Error | UBRRn | Error | UBRRn | Error | | 2400 | 207 | 0.2% | 416 | -0.1% | 287 | 0.0% | 575 | 0.0% | 383 | 0.0% | 767 | 0.0% | | 4800 | 103 | 0.2% | 207 | 0.2% | 143 | 0.0% | 287 | 0.0% | 191 | 0.0% | 383 | 0.0% | | 9600 | 51 | 0.2% | 103 | 0.2% | 71 | 0.0% | 143 | 0.0% | 95 | 0.0% | 191 | 0.0% | | 14.4k | 34 | -0.8% | 68 | 0.6% | 47 | 0.0% | 95 | 0.0% | 63 | 0.0% | 127 | 0.0% | | 19.2k | 25 | 0.2% | 51 | 0.2% | 35 | 0.0% | 71 | 0.0% | 47 | 0.0% | 95 | 0.0% | | 28.8k | 16 | 2.1% | 34 | -0.8% | 23 | 0.0% | 47 | 0.0% | 31 | 0.0% | 63 | 0.0% | | 38.4k | 12 | 0.2% | 25 | 0.2% | 17 | 0.0% | 35 | 0.0% | 23 | 0.0% | 47 | 0.0% | | 57.6k | 8 | -3.5% | 16 | 2.1% | 11 | 0.0% | 23 | 0.0% | 15 | 0.0% | 31 | 0.0% | | 76.8k | 6 | -7.0% | 12 | 0.2% | 8 | 0.0% | 17 | 0.0% | 11 | 0.0% | 23 | 0.0% | | 115.2k | 3 | 8.5% | 8 | -3.5% | 5 | 0.0% | 11 | 0.0% | 7 | 0.0% | 15 | 0.0% | | 230.4k | 1 | 8.5% | 3 | 8.5% | 2 | 0.0% | 5 | 0.0% | 3 | 0.0% | 7 | 0.0% | | 250k | 1 | 0.0% | 3 | 0.0% | 2 | -7.8% | 5 | -7.8% | 3 | -7.8% | 6 | 5.3% | | 0.5M | 0 | 0.0% | 1 | 0.0% | _ | _ | 2 | -7.8% | 1 | -7.8% | 3 | -7.8% | | 1M | _ | _ | 0 | 0.0% | _ | _ | _ | _ | 0 | -7.8% | 1 | -7.8% | | Max.(1) | 0.5 Mbps | S | 1 Mbps | | 691.2 kb | ps | 1.3824 N | /lbps | 921.6 kb | ps | 1.8432 N | /lbps | (1) UBRRn = 0, Error = 0.0% Table 24-9. Examples of UBRRn Settings for Commonly Used Oscillator Frequencies | 555 | | | f <sub>osc</sub> = 18.4320 MHz | | | f <sub>osc</sub> = 20.0000 MHz | | | | | | | |---------|----------|-------|--------------------------------|-------|----------|--------------------------------|----------|-------|----------------------|-------|----------|-------| | [bps] | U2Xn = 0 | | U2Xn = 1 | | U2Xn = 0 | | U2Xn = 1 | | U2Xn = 0 | | U2Xn = 1 | | | | UBRRn | Error | UBRRn | Error | UBRRn | Error | UBRRn | Error | UBRRn | Error | UBRRn | Error | | 2400 | 416 | -0.1% | 832 | 0.0% | 479 | 0.0% | 959 | 0.0% | 520 | 0.0% | 1041 | 0.0% | | 4800 | 207 | 0.2% | 416 | -0.1% | 239 | 0.0% | 479 | 0.0% | 259 | 0.2% | 520 | 0.0% | | 9600 | 103 | 0.2% | 207 | 0.2% | 119 | 0.0% | 239 | 0.0% | 129 | 0.2% | 259 | 0.2% | | 14.4k | 68 | 0.6% | 138 | -0.1% | 79 | 0.0% | 159 | 0.0% | 86 | -0.2% | 173 | -0.2% | | 19.2k | 51 | 0.2% | 103 | 0.2% | 59 | 0.0% | 119 | 0.0% | 64 | 0.2% | 129 | 0.2% | | 28.8k | 34 | -0.8% | 68 | 0.6% | 39 | 0.0% | 79 | 0.0% | 42 | 0.9% | 86 | -0.2% | | 38.4k | 25 | 0.2% | 51 | 0.2% | 29 | 0.0% | 59 | 0.0% | 32 | -1.4% | 64 | 0.2% | | 57.6k | 16 | 2.1% | 34 | -0.8% | 19 | 0.0% | 39 | 0.0% | 21 | -1.4% | 42 | 0.9% | | 76.8k | 12 | 0.2% | 25 | 0.2% | 14 | 0.0% | 29 | 0.0% | 15 | 1.7% | 32 | -1.4% | | 115.2k | 8 | -3.5% | 16 | 2.1% | 9 | 0.0% | 19 | 0.0% | 10 | -1.4% | 21 | -1.4% | | 230.4k | 3 | 8.5% | 8 | -3.5% | 4 | 0.0% | 9 | 0.0% | 4 | 8.5% | 10 | -1.4% | | 250k | 3 | 0.0% | 7 | 0.0% | 4 | -7.8% | 8 | 2.4% | 4 | 0.0% | 9 | 0.0% | | 0.5M | 1 | 0.0% | 3 | 0.0% | _ | _ | 4 | -7.8% | _ | _ | 4 | 0.0% | | 1M | 0 | 0.0% | 1 | 0.0% | _ | _ | _ | _ | _ | _ | _ | _ | | Max.(1) | 1 Mbps | | 2 Mbps | | 1.152 MI | ops | 2.304 MI | bps | 1.25 Mb <sub>l</sub> | os | 2.5 Mbps | S | (1) UBRRn = 0, Error = 0.0% ### **Related Links** Asynchronous Operational Range #### **Register Description** 24.12 DS40001906C-page 282 #### 24.12.1 USART I/O Data Register n Name: UDR **Offset:** 0xC6 + n\*0x01 [n=0..1] Reset: 0x00 Property: - The USART Transmit Data Buffer (TXB) register and USART receive data buffer registers share the same I/O address referred to as USART data register or UDRn. The TXB will be the destination for data written to the UDR1 register location. Reading the UDRn register location will return the contents of the Receive Data Buffer Register (RXB). For 5-, 6-, or 7-bit characters the upper unused bits will be ignored by the Transmitter and set to zero by the Receiver. The transmit buffer can only be written when the UDRE flag in the UCSRnA register is set. Data is written to UDRn when the UCSRnA.UDRE flag is not set, will be ignored by the USART Transmitter n. When data is written to the transmit buffer, and the transmitter is enabled, the transmitter will load the data into the transmit shift register when the shift register is empty. Then the data will be serially transmitted on the TxDn pin. The receive buffer consists of a two-level FIFO. The FIFO will change its state whenever the receive buffer is accessed. Due to this behavior of the receive buffer, do not use Read-Modify-Write instructions (SBI and CBI) on this location. Be careful when using bit test instructions (SBIC and SBIS), since these also will change the state of the FIFO. | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |--------|-----|-----|-----|---------|---------|-----|-----|-----| | | | | | TXB / R | XB[7:0] | | | | | Access | R/W | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | Bits 7:0 - TXB / RXB[7:0] USART Transmit / Receive Data Buffer #### 24.12.2 USART Control and Status Register n A Name: UCSRA **Offset:** 0xC0 + n\*0x08 [n=0..1] Reset: 0x20 Property: - | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |--------|------|------|-------|-----|------|------|------|-------| | | RXCn | TXCn | UDREn | FEn | DORn | UPEn | U2Xn | MPCMn | | Access | R | R/W | R | R | R | R | R/W | R/W | | Reset | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | #### Bit 7 - RXCn USART Receive Complete This flag bit is set when there are unread data in the receive buffer and cleared when the receive buffer is empty (i.e., does not contain any unread data). If the receiver is disabled, the receive buffer will be flushed and consequently, the RXC bit will become zero. The RXC flag can be used to generate a receive complete interrupt (see the description of the RXCIE bit). #### Bit 6 - TXCn USART Transmit Complete This flag bit is set when the entire frame in the transmit shift register has been shifted out and there are no new data currently present in the transmit buffer (UDRn). The TXC flag bit is automatically cleared when a transmit complete interrupt is executed, or it can be cleared by writing a one to its bit location. The TXC flag can generate a transmit complete interrupt (see the description of the TXCIE bit). #### Bit 5 – UDREn USART Data Register Empty The UDRE flag indicates if the transmit buffer (UDRn) is ready to receive new data. If UDRE is one, the buffer is empty, and therefore ready to be written. The UDRE flag can generate a data register empty interrupt (see the description of the UDRIE bit). UDRE is set after a reset to indicate that the transmitter is ready. #### Bit 4 - FEn Frame Error This bit is set if the next character in the receive buffer had a frame error when received. I.e., when the first stop bit of the next character in the receive buffer is zero. This bit is valid until the receive buffer (UDRn) is read. The FEn bit is zero when the stop bit of received data is one. Always set this bit to zero when writing to UCSRnA. This bit is reserved in Master SPI Mode (MSPIM). #### Bit 3 - DORn Data OverRun This bit is set if a data overrun condition is detected. A data overrun occurs when the receive buffer is full (two characters), it is a new character waiting in the receive shift register, and a new start bit is detected. This bit is valid until the receive buffer (UDRn) is read. Always set this bit to zero when writing to UCSRnA. This bit is reserved in MSPIM. #### Bit 2 - UPEn USART Parity Error This bit is set if the next character in the receive buffer had a parity error when received and the parity checking was enabled at that point (UCSRnC.UPM1 = 1). This bit is valid until the receive buffer (UDRn) is read. Always set this bit to zero when writing to UCSRnA. # **USART - Universal Synchronous Asynchronous R...** This bit is reserved in MSPIM. ### Bit 1 - U2Xn Double the USART Transmission Speed This bit only has effect for the asynchronous operation. Write this bit to zero when using synchronous operation. Writing this bit to one will reduce the divisor of the baud rate divider from 16 to 8 effectively doubling the transfer rate for asynchronous communication. This bit is reserved in MSPIM. #### Bit 0 - MPCMn Multi-processor Communication Mode This bit enables the Multi-processor Communication mode. When the MPCM bit is written to one, all the incoming frames received by the USART receiver n that do not contain address information will be ignored. The transmitter is unaffected by the MPCM setting. Refer to Multi-Processor Communication Mode for details. This bit is reserved in MSPIM. #### 24.12.3 USART Control and Status Register n B Name: **UCSRB** Offset: 0xC1 + n\*0x08 [n=0..1] Reset: 0x00 Property: | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |--------|--------|--------|--------|-------|-------|--------|-------|-------| | | RXCIEn | TXCIEn | UDRIEn | RXENn | TXENn | UCSZn2 | RXB8n | TXB8n | | Access | R/W | R/W | R/W | R/W | R/W | R/W | R | R/W | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | #### Bit 7 - RXCIEn RX Complete Interrupt Enable Writing this bit to one enables interrupt on the UCSRnA.RXC Flag. A USART Receive Complete interrupt will be generated only if the RXCIE bit is written to one, the Global Interrupt Flag in SREG is written to one and the RXC bit in UCSRnA is set. #### Bit 6 - TXCIEn TX Complete Interrupt Enable Writing this bit to one enables interrupt on the TXC Flag. A USART Transmit Complete interrupt will be generated only if the TXCIE bit is written to one, the Global Interrupt Flag in SREG is written to one and the TXC bit in UCSRnA is set. #### Bit 5 – UDRIEn USART Data Register Empty Interrupt Enable Writing this bit to one enables interrupt on the UDRE Flag. A Data Register Empty interrupt will be generated only if the UDRIE bit is written to one, the Global Interrupt Flag in SREG is written to one and the UDRE bit in UCSRnA is set. #### Bit 4 - RXENn Receiver Enable Writing this bit to one enables the USART Receiver. The Receiver will override normal port operation for the RxDn pin when enabled. Disabling the Receiver will flush the receive buffer invalidating the FE, DOR, and UPE Flags. #### Bit 3 - TXENn Transmitter Enable Writing this bit to one enables the USART Transmitter. The Transmitter will override normal port operation for the TxDn pin when enabled. The disabling of the Transmitter (writing TXEN to zero) will not become effective until ongoing and pending transmissions are completed, i.e., when the Transmit Shift Register and Transmit Buffer Register does not contain data to be transmitted. When disabled, the Transmitter will no longer override the TxDn port. #### Bit 2 - UCSZn2 Character Size The UCSZ2 bits combined with the UCSZ[1:0] bit in UCSRnC sets the number of data bits (Character Size) in a frame the Receiver and Transmitter use. This bit is reserved in Master SPI Mode (MSPIM). #### Bit 1 - RXB8n Receive Data Bit 8 RXB8 is the ninth data bit of the received character when operating with serial frames with nine data bits. Must be read before reading the low bits from UDRn. This bit is reserved in Master SPI Mode (MSPIM). # ATmega328PB DS40001906C-page 286 # **USART - Universal Synchronous Asynchronous R...** #### Bit 0 - TXB8n Transmit Data Bit 8 TXB8 is the ninth data bit in the character to be transmitted when operating with serial frames with nine data bits. Must be written before writing the low bits to UDRn. This bit is reserved in Master SPI Mode (MSPIM). ### 24.12.4 USART Control and Status Register n C Name: UCSRC **Offset:** 0xC2 + n\*0x08 [n=0..1] Reset: 0x06 Property: - | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | |--------|------|---------|-----|--------|-------|----------|----------|--------|--| | | UMSE | Ln[1:0] | UPM | n[1:0] | USBSn | UCSZn1 / | UCSZn0 / | UCPOLn | | | | | | | | | UDORDn | UCPHAn | | | | Access | R/W | | Reset | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 0 | | ## Bits 7:6 - UMSELn[1:0] USART Mode Select These bits select the mode of operation of the USARTn Table 24-10. USART Mode Selection | UMSEL[1:0] | Mode | |------------|-----------------------------------| | 00 | Asynchronous USART | | 01 | Synchronous USART | | 10 | Reserved | | 11 | Master SPI (MSPIM) <sup>(1)</sup> | #### Note: 1. The UDORD, UCPHA, and UCPOL can be set in the same write operation where the MSPIM is enabled. ### Bits 5:4 - UPMn[1:0] USART Parity Mode These bits enable and set the type of parity generation and check. If enabled, the Transmitter will automatically generate and send the parity of the transmitted data bits within each frame. The Receiver will generate a parity value for the incoming data and compare it to the UPM setting. If a mismatch is detected, the UPE Flag in UCSRnA will be set. Table 24-11. USART Mode Selection | UPM[1:0] | ParityMode | |----------|----------------------| | 00 | Disabled | | 01 | Reserved | | 10 | Enabled, Even Parity | | 11 | Enabled, Odd Parity | These bits are reserved in Master SPI Mode (MSPIM). #### Bit 3 - USBSn USART Stop Bit Select This bit selects the number of stop bits to be inserted by the Transmitter n. The Receiver ignores this setting. Table 24-12. Stop Bit Settings | USBS | Stop Bit(s) | |------|-------------| | 0 | 1-bit | | 1 | 2-bit | This bit is reserved in Master SPI Mode (MSPIM). #### Bit 2 - UCSZn1 / UDORDn USART Character Size / Data Order UCSZ1[1:0]: USART Modes: The UCSZ1[1:0] bits combined with the UCSZ12 bit in UCSR1B sets the number of data bits (Character Size) in a frame the Receiver and Transmitter use. Table 24-13. Character Size Settings | UCSZ1[2:0] | Character Size | |------------|----------------| | 000 | 5-bit | | 001 | 6-bit | | 010 | 7-bit | | 011 | 8-bit | | 100 | Reserved | | 101 | Reserved | | 110 | Reserved | | 111 | 9-bit | **UDORDO:** Master SPI Mode: When set to one the LSB of the data word is transmitted first. When set to zero the MSB of the data word is transmitted first. Refer to the USART in SPI Mode - Frame Formats for details. Bit 1 - UCSZn0 / UCPHAn USART Character Size / Clock Phase UCSZ0: USART Modes: Refer to UCSZ1. UCPHA: Master SPI Mode: The UCPHA bit setting determine if data is sampled on the leading edge (first) or tailing (last) edge of XCK. Refer to the SPI Data Modes and Timing for details. #### Bit 0 - UCPOLn Clock Polarity USART n Modes: This bit is used for synchronous mode only. Write this bit to zero when asynchronous mode is used. The UCPOL bit sets the relationship between data output change and data input sample, and the synchronous clock (XCKn). #### Table 24-14. USART Clock Polarity Settings | UCP | OL | Transmitted Data Changed (Output of TxDn Pin) | Received Data Sampled (Input on RxDn Pin) | |-----|----|-----------------------------------------------|-------------------------------------------| | 0 | | Rising XCKn Edge | Falling XCKn Edge | | 1 | | Falling XCKn Edge | Rising XCKn Edge | **Master SPI Mode:** The UCPOL bit sets the polarity of the XCKn clock. The combination of the UCPOL and UCPHA bit settings determine the timing of the data transfer. Refer to the *SPI Data Modes and Timing* for details. DS40001906C-page 290 #### 24.12.5 USART Baud Rate n Register Low and High byte Name: UBRR **Offset:** 0xC4 + n\*0x08 [n=0..1] Reset: 0x00 Property: - The UBRRnL and UBRRnH register pair represents the 16-bit value, UBRRn (n=0,1). The low byte [7:0] (suffix L) is accessible at the original offset. The high byte [15:8] (suffix H) can be accessed at offset + 0x01. For more details on reading and writing 16-bit registers, refer to *Accessing 16-bit Timer/Counter Registers*. | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | |--------|-----|-----|-----|------|---------|------|---------|-----| | | | | | | | UBRR | n[11:8] | | | Access | | | | | R/W | R/W | R/W | R/W | | Reset | | | | | 0 | 0 | 0 | 0 | | | | | | | | | | | | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | UBRF | Rn[7:0] | | | | | Access | R/W | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | #### Bits 11:0 - UBRRn[11:0] USART Baud Rate This is a 12-bit register which contains the USART baud rate. The UBRRnH contains the four most significant bits and the UBRRnL contains the eight least significant bits of the USART n baud rate. Ongoing transmissions by the Transmitter and Receiver will be corrupted if the baud rate is changed. Writing UBRRnL will trigger an immediate update of the baud rate prescaler. #### **Related Links** Accessing 16-bit Timer/Counter Registers #### 25. USARTSPI - USART in SPI Mode #### 25.1 Features - Full Duplex, Three-wire Synchronous Data Transfer - Master Operation - Supports all four SPI Modes of Operation (Mode 0, 1, 2, and 3) - LSB First or MSB First Data Transfer (Configurable Data Order) - Queued Operation (Double Buffered) - · High-Resolution Baud Rate Generator - High Speed Operation (f<sub>XCKmax</sub> = f<sub>CK</sub>/2) - · Flexible Interrupt Generation #### 25.2 Overview The Universal Synchronous and Asynchronous serial Receiver and Transmitter (USART) can be set to a master SPI compliant mode of operation. Setting both UMSELn[1:0] bits to one enables the USART in MSPIM logic. In this mode of operation the SPI master control logic takes direct control over the USART resources. These resources include the transmitter and receiver shift register and buffers, and the baud rate generator. The parity generator and checker, the data and clock recovery logic, and the RX and TX control logic is disabled. The USART RX and TX control logic is replaced by a common SPI transfer control logic. However, the pin control logic and interrupt generation logic is identical in both modes of operation. The I/O register locations are the same in both modes. However, some of the functionality of the control registers changes when using MSPIM. ### 25.3 Clock Generation The Clock Generation logic generates the base clock for the Transmitter and Receiver. For USART MSPIM mode of operation only internal clock generation (i.e. master operation) is supported. The Data Direction Register for the XCKn pin (DDR\_XCKn) must therefore be set to one (i.e. as output) for the USART in MSPIM to operate correctly. Preferably the DDR\_XCKn should be set up before the USART in MSPIM is enabled (i.e. TXENn and RXENn bit set to one). The internal clock generation used in MSPIM mode is identical to the USART synchronous master mode. The table below contains the equations for calculating the baud rate or UBRRn setting for Synchronous Master Mode. Table 25-1. Equations for Calculating Baud Rate Register Setting | Operating Mode | Equation for Calculating Baud Rate <sup>(1)</sup> | Equation for Calculating UBRRn<br>Value | |-------------------------|---------------------------------------------------|----------------------------------------------------------------| | Synchronous Master mode | $BAUD = \frac{f_{OSC}}{2(\mathbf{UBRR}n + 1)}$ | $\mathbf{UBRR}n = \frac{f_{\mathrm{OSC}}}{2\mathrm{BAUD}} - 1$ | Note: 1. The baud rate is defined to be the transfer rate in bit per second (bps) © 2018 Microchip Technology Inc. Datasheet Complete DS40001906C-page 291 | BAUD | Baud rate (in bits per second, bps) | |-------|-------------------------------------------------------| | • | | | tosc | System Oscillator clock frequency | | UBRRn | Contents of the UBRRnH and UBRRnL Registers, (0-4095) | ## 25.4 SPI Data Modes and Timing There are four combinations of XCKn (SCK) phase and polarity with respect to serial data, which are determined by control bits UCPHAn and UCPOLn. The data transfer timing diagrams are shown in the following figure. Data bits are shifted out and latched in on opposite edges of the XCKn signal, ensuring sufficient time for data signals to stabilize. The UCPOLn and UCPHAn functionality is summarized in the following table. Note that changing the setting of any of these bits will corrupt all ongoing communication for both the Receiver and Transmitter. Table 25-2. UCPOLn and UCPHAn Functionality | UCPOLn | UCPHAn | SPI Mode | Leading Edge | Trailing Edge | |--------|--------|----------|------------------|------------------| | 0 | 0 | 0 | Sample (Rising) | Setup (Falling) | | 0 | 1 | 1 | Setup (Rising) | Sample (Falling) | | 1 | 0 | 2 | Sample (Falling) | Setup (Rising) | | 1 | 1 | 3 | Setup (Falling) | Sample (Rising) | Figure 25-1. UCPHAn and UCPOLn Data Transfer Timing Diagrams #### 25.5 Frame Formats A serial frame for the MSPIM is defined to be one character of eight data bits. The USART in MSPIM mode has two valid frame formats: - 8-bit data with MSB first - 8-bit data with LSB first A frame starts with the least or most significant data bit. Then the next data bits, up to a total of eight, are succeeding, ending with the most or least significant bit accordingly. When a complete frame is transmitted, a new frame can directly follow it, or the communication line can be set to an idle (high) state. The UDORDn bit in UCSRnC sets the frame format used by the USART in MSPIM mode. The Receiver and Transmitter use the same setting. Note that changing the setting of any of these bits will corrupt all ongoing communication for both the Receiver and Transmitter. 16-bit data transfer can be achieved by writing two data bytes to UDRn. A UART transmit complete interrupt will then signal that the 16-bit value has been shifted out. #### 25.5.1 USART MSPIM Initialization The USART in MSPIM mode has to be initialized before any communication can take place. The initialization process normally consists of setting the baud rate, setting master mode of operation (by setting DDR\_XCKn to one), setting frame format and enabling the Transmitter and the Receiver. Only the transmitter can operate independently. For interrupt driven USART operation, the Global Interrupt Flag should be cleared (and thus interrupts globally disabled) when doing the initialization. **Note:** To ensure immediate initialization of the XCKn output the baud-rate register (UBRRn) must be zero at the time the transmitter is enabled. Contrary to the normal mode USART operation the UBRRn must then be written to the desired value after the transmitter is enabled, but before the first transmission is started. Setting UBRRn to zero before enabling the transmitter is not necessary if the initialization is done immediately after a reset since UBRRn is reset to zero. Before doing a re-initialization with changed baud rate, data mode, or frame format, be sure that there are no ongoing transmissions during the period the registers are changed. The TXCn Flag can be used to check that the Transmitter has completed all transfers, and the RXCn Flag can be used to check that there are no unread data in the receive buffer. Note that the TXCn Flag must be cleared before each transmission (before UDRn is written) if it is used for this purpose. The following simple USART initialization code examples show one assembly and one C function that are equal in functionality. The examples assume polling (no interrupts enabled). The baud rate is given as a function parameter. For the assembly code, the baud rate parameter is assumed to be stored in the r17:r16 registers. ## Assembly Code Example ``` clr r18 out UBRRnH, r18 out UBRRnL, r18 ; Setting the XCKn port pin as output, enables master mode. sbi XCKn DDR, XCKn ; Set MSPI mode of operation and SPI data mode 0. ldi r18, (1<<UMSELn1) | (1<<UMSELn0) | (0<<UCPHAn) | (0<<UCPOLn) out UCSRnC, r18 ; Enable receiver and transmitter. ldi r18, (1<<RXENn) | (1<<TXENn)</pre> out UCSRnB, r18 ; Set baud rate. ; IMPORTANT: The Baud Rate must be set after the transmitter is enabled! out UBRRnH, r17 out UBRRnL, r18 ret. ``` #### C Code Example ``` UBRRn = 0; ``` ``` /* Setting the XCKn port pin as output, enables master mode. */ XCKn_DDR |= (1<<XCKn); /* Set MSPI mode of operation and SPI data mode 0. */ UCSRnC = (1<<UMSELn1) | (1<<UMSELn0) | (0<<UCPHAn) | (0<<UCPOLn); /* Enable receiver and transmitter. */ UCSRnB = (1<<RXENn) | (1<<TXENn); /* Set baud rate. */ /* IMPORTANT: The Baud Rate must be set after the transmitter is enabled */ UBRRn = baud; }</pre> ``` #### 25.6 Data Transfer Using the USART in MSPI mode requires the Transmitter to be enabled, i.e. the TXENn bit in the UCSRnB register is set to one. When the Transmitter is enabled, the normal port operation of the TxDn pin is overridden and given the function as the Transmitter's serial output. Enabling the receiver is optional and is done by setting the RXENn bit in the UCSRnB register to one. When the receiver is enabled, the normal pin operation of the RxDn pin is overridden and given the function as the Receiver's serial input. The XCKn will in both cases be used as the transfer clock. After initialization, the USART is ready for doing data transfers. A data transfer is initiated by writing to the UDRn I/O location. This is the case for both sending and receiving data since the transmitter controls the transfer clock. The data written to UDRn is moved from the transmit buffer to the shift register when the shift register is ready to send a new frame. **Note:** To keep the input buffer in sync with the number of data bytes transmitted, the UDRn register must be read once for each byte transmitted. The input buffer operation is identical to normal USART mode, i.e. if an overflow occurs the character last received will be lost, not the first data in the buffer. This means that if four bytes are transferred, byte 1 first, then byte 2, 3, and 4, and the UDRn is not read before all transfers are completed, then byte 3 to be received will be lost, and not byte 1. The following code examples show a simple USART in MSPIM mode transfer function based on polling of the Data Register Empty (UDREn) Flag and the Receive Complete (RXCn) Flag. The USART has to be initialized before the function can be used. For the assembly code, the data to be sent is assumed to be stored in Register R16 and the data received will be available in the same register (R16) after the function returns. The function simply waits for the transmit buffer to be empty by checking the UDREn Flag before loading it with new data to be transmitted. The function then waits for data to be present in the receive buffer by checking the RXCn Flag before reading the buffer and returning the value. ``` Assembly Code Example USART MSPIM Transfer: ; Wait for empty transmit buffer in r16, UCSRnA sbrs r16, UDREn rjmp USART_MSPIM_Transfer ; Put data (r16) into buffer, sends the data out UDRn,r16 ; Wait for data to be received USART MSPIM Wait RXCn: in r16, UCSRnA sbrs r16, RXCn rjmp USART MSPIM Wait RXCn ; Get and return received data from buffer in r16, UDRn ret ``` # C Code Example { /\* Wait for empty transmit buffer \*/ while ( !( UCSRnA & (1<<UDREn)) ); /\* Put data into buffer, sends the data \*/ UDRn = data; /\* Wait for data to be received \*/ while ( !(UCSRnA & (1<<RXCn)) ); /\* Get and return received data from buffer \*/ return UDRn; }</pre> #### 25.6.1 Transmitter and Receiver Flags and Interrupts The RXCn, TXCn, and UDREn flags and corresponding interrupts in USART in MSPIM mode are identical in function to the normal USART operation. However, the receiver error status flags (FE, DOR, and PE) are not in use and is always read as zero. #### 25.6.2 Disabling the Transmitter or Receiver The disabling of the transmitter or receiver in USART in MSPIM mode is identical in function to the normal USART operation. #### 25.7 AVR USART MSPIM vs. AVR SPI The USART in MSPIM mode is fully compatible with the AVR SPI regarding: - · Master mode timing diagram - · The UCPOLn bit functionality is identical to the SPI CPOL bit - The UCPHAn bit functionality is identical to the SPI CPHA bit - The UDORDn bit functionality is identical to the SPI DORD bit However, since the USART in MSPIM mode reuses the USART resources, the use of the USART in MSPIM mode is somewhat different compared to the SPI. In addition to differences in the control register bits, and that only master operation is supported by the USART in MSPIM mode, the following features differ between the two modules: - The USART in MSPIM mode includes (double) buffering of the transmitter. The SPI has no buffer. - The USART in MSPIM mode receiver includes an additional buffer level - · The SPI WCOL (Write Collision) bit is not included in USART in MSPIM mode - The SPI double speed mode (SPI2X) bit is not included. However, the same effect is achieved by setting UBRRn accordingly. - · Interrupt timing is not compatible - Pin control differs due to the master only operation of the USART in MSPIM mode A comparison of the USART in MSPIM mode and the SPI pins is shown in the table below. Table 25-3. Comparison of USART in MSPIM Mode and SPI Pins | USART_MSPIM | SPI | Comments | |-------------|------|-----------------| | TxDn | MOSI | Master Out only | | RxDn | MISO | Master In only | | USART_MSPIM | SPI | Comments | |-------------|-----|---------------------------------| | XCKn | SCK | (Functionally identical) | | (N/A) | SS | Not supported by USART in MSPIM | ## 25.8 Register Description Refer to the USART Register Description. #### **Related Links** Register Description #### 26. TWI - Two-Wire Serial Interface #### 26.1 Features - Two TWI instances TWI0 and TWI1 - Simple, yet Powerful and Flexible Communication Interface, only two Bus Lines Needed - · Both Master and Slave Operation Supported - · Device can Operate as Transmitter or Receiver - 7-bit Address Space Allows up to 128 Different Slave Addresses - Multi-master Arbitration Support - Up to 400 kHz Data Transfer Speed - Slew-rate Limited Output Drivers - Noise Suppression Circuitry Rejects Spikes on Bus Lines - Fully Programmable Slave Address with General Call Support - · Address Recognition Causes Wake-up When AVR is in Sleep Mode - Compatible with Philips' I<sup>2</sup>C protocol #### 26.2 Two-Wire Serial Interface Bus Definition The Two-Wire Serial Interface (TWI) is ideally suited for typical microcontroller applications. The TWI protocol allows the systems designer to interconnect up to 128 different devices using only two bidirectional bus lines: one for clock (SCL) and one for data (SDA). The only external hardware needed to implement the bus is a single pull-up resistor for each of the TWI bus lines. All devices connected to the bus have individual addresses, and mechanisms for resolving bus contention are inherent in the TWI protocol. Figure 26-1. TWI Bus Interconnection #### 26.2.1 TWI Terminology The following definitions are frequently encountered in this section. Table 26-1. TWI Terminology | Term | Description | | |-------------|---------------------------------------------------------------------------------------------------|--| | Master | The device that initiates and terminates a transmission. The Master also generates the SCL clock. | | | Slave | The device addressed by a Master. | | | Transmitter | The device placing data on the bus. | | | Receiver | The device reading data from the bus. | | The Power Reduction TWI bit in the Power Reduction Register (PRRn.PRTWI) must be written to '0' to enable the two-wire Serial Interface. TWI0 is in PRR0, and TWI1 is in PRR2. #### Related Links Power Management and Sleep Modes #### 26.2.2 **Electrical Interconnection** As depicted in the TWI Bus Definition, both bus lines are connected to the positive supply voltage through pull-up resistors. The bus drivers of all TWI-compliant devices are open-drain or open-collector. This implements a wired-AND function which is essential to the operation of the interface. A low level on a TWI bus line is generated when one or more TWI devices output a zero. A high level is output when all TWI devices tri-state their outputs, allowing the pull-up resistors to pull the line high. Note that all AVR devices connected to the TWI bus must be powered in order to allow any bus operation. The number of devices that can be connected to the bus is only limited by the bus capacitance limit of 400 pF and the 7-bit slave address space. Two different sets of specifications are presented there, one relevant for bus speeds below 100 kHz, and one valid for bus speeds up to 400 kHz. #### 26.3 **Data Transfer and Frame Format** #### 26.3.1 **Transferring Bits** Each data bit transferred on the TWI bus is accompanied by a pulse on the clock line. The level of the data line must be stable when the clock line is high. The only exception to this rule is for generating start and stop conditions. Figure 26-2. Data Validity Data Change #### 26.3.2 START and STOP Conditions The Master initiates and terminates a data transmission. The transmission is initiated when the Master issues a START condition on the bus, and it is terminated when the Master issues a STOP condition. Between a START and a STOP condition, the bus is considered busy, and no other master should try to seize control of the bus. A special case occurs when a new START condition is issued between a START and STOP condition. This is referred to as a REPEATED START condition and is used when the Master wishes to initiate a new transfer without relinquishing control of the bus. After a REPEATED START, the bus is considered busy until the next STOP. This is identical to the START behavior, and therefore START is used to describe both START and REPEATED START for the remainder of this data sheet unless otherwise noted. As depicted below, START and STOP conditions are signaled by changing the level of the SDA line when the SCL line is high. Figure 26-3. START, REPEATED START, and STOP Conditions #### 26.3.3 Address Packet Format All address packets transmitted on the TWI bus are nine bits long, consisting of seven address bits, one READ/WRITE control bit, and an acknowledge bit. If the READ/WRITE bit is set, a read operation is to be performed, otherwise, a write operation should be performed. When a slave recognizes that it is being addressed, it should acknowledge by pulling SDA low in the ninth SCL (ACK) cycle. If the addressed slave is busy, or for some other reason cannot service the master's request, the SDA line should be left high in the ACK clock cycle. The master can then transmit a STOP condition, or a REPEATED START condition to initiate a new transmission. An address packet consisting of a slave address and a READ or a WRITE bit is called SLA+R or SLA+W, respectively. The MSB of the address byte is transmitted first. Slave addresses can freely be allocated by the designer, but the address '0000 000' is reserved for a general call. When a general call is issued, all slaves should respond by pulling the SDA line low in the ACK cycle. A general call is used when a Master wishes to transmit the same message to several slaves in the system. When the general call address followed by a Write bit is transmitted on the bus, all slaves set up to acknowledge the general call will pull the SDA line low in the ACK cycle. The following data packets will then be received by all the slaves that acknowledged the general call. Note that transmitting the general call address followed by a Read bit is meaningless as this would cause contention if several slaves started transmitting different data. All addresses of the format '1111 xxx' should be reserved for future purposes. #### 26.3.4 Data Packet Format All data packets transmitted on the TWI bus are nine bits long, consisting of one data byte and an acknowledge bit. During a data transfer, the Master generates the clock and the START and STOP conditions, while the Receiver is responsible for acknowledging the reception. An Acknowledge (ACK) is signaled by the Receiver pulling the SDA line low during the ninth SCL cycle. If the Receiver leaves the SDA line high, a NACK is signaled. When the Receiver has received the last byte, or for some reason cannot receive any more bytes, it should inform the Transmitter by sending a NACK after the final byte. The MSB of the data byte is transmitted first. Figure 26-5. Data Packet Format #### 26.3.5 Combining Address and Data Packets Into a Transmission A transmission basically consists of a START condition, a SLA+R/W, one or more data packets, and a STOP condition. An empty message, consisting of a START followed by a STOP condition, is illegal. Note that the "Wired-ANDing" of the SCL line can be used to implement handshaking between the master and the slave. The slave can extend the SCL low period by pulling the SCL line low. This is useful if the clock speed set up by the master is too fast for the slave, or the slave needs extra time for processing between the data transmissions. The slave extending the SCL low period will not affect the SCL high period, which is determined by the master. As a consequence, the slave can reduce the TWI data transfer speed by prolonging the SCL duty cycle. The following figure depicts a typical data transmission. Note that several data bytes can be transmitted between the SLA+R/W and the STOP condition, depending on the software protocol implemented by the application software. ## 26.4 Multi-Master Bus Systems, Arbitration, and Synchronization The TWI protocol allows bus systems with several masters. Special concerns have been taken in order to ensure that transmissions will proceed as normal, even if two or more masters initiate a transmission at the same time. Two problems arise in multi-master systems: - An algorithm must be implemented allowing only one of the masters to complete the transmission. All other masters should cease transmission when they discover that they have lost the selection process. This selection process is called arbitration. When a contending master discovers that it has lost the arbitration process, it should immediately switch to Slave mode to check whether it is being addressed by the winning master. The fact that multiple masters have started transmission at the same time should not be detectable to the slaves, i.e. the data being transferred on the bus must not be corrupted. - Different masters may use different SCL frequencies. A scheme must be devised to synchronize the serial clocks from all masters, in order to let the transmission proceed in a lockstep fashion. This will facilitate the arbitration process. The wired-ANDing of the bus lines is used to solve both these problems. The serial clocks from all masters will be wired-ANDed, yielding a combined clock with a high period equal to the one from the master with the shortest high period. The low period of the combined clock is equal to the low period of the master with the longest low period. Note that all masters listen to the SCL line, effectively starting to count their SCL high and low time-out periods when the combined SCL line goes high or low, respectively. Figure 26-7. SCL Synchronization Between Multiple Masters Arbitration is carried out by all masters continuously monitoring the SDA line after outputting data. If the value read from the SDA line does not match the value the master had output, it has lost the arbitration. Note that a master can only lose arbitration when it outputs a high SDA value while another master outputs a low value. The losing master should immediately go to Slave mode, checking if it is being addressed by the winning master. The SDA line should be left high, but losing masters are allowed to generate a clock signal until the end of the current data or address packet. Arbitration will continue until only one master remains, and this may take many bits. If several masters are trying to address the same slave, arbitration will continue into the data packet. Note that arbitration is not allowed between: - A REPEATED START condition and a data bit - A STOP condition and a data bit - A REPEATED START and a STOP condition It is the user software's responsibility to ensure that these illegal arbitration conditions never occur. This implies that in multi-master systems, all data transfers must use the same composition of SLA+R/W and data packets. In other words; All transmissions must contain the same number of data packets, otherwise, the result of the arbitration is undefined. #### 26.5 Overview of the TWI Module The TWI module is comprised of several submodules, as shown in the following figure. The registers drawn in a thick line are accessible through the AVR data bus. Figure 26-9. Overview of the TWI Module #### 26.5.1 SCL and SDA Pins These pins interface the AVR TWI with the rest of the MCU system. The output drivers contain a slew-rate limiter in order to conform to the TWI specification. The input stages contain a spike suppression unit removing spikes shorter than 50 ns. Note that the internal pull-ups in the AVR pads can be enabled by setting the PORT bits corresponding to the SCL and SDA pins, as explained in the I/O Port section. The internal pull-ups can in some systems eliminate the need for external ones. #### 26.5.2 Bit Rate Generator Unit This unit controls the period of SCL when operating in a Master mode. The SCL period is controlled by settings in the TWI Bit Rate Register (TWBRn) and the Prescaler bits in the TWI Status Register (TWSRn). Slave operation does not depend on bit rate or prescaler settings, but the CPU clock frequency in the slave must be at least 16 times higher than the SCL frequency. Note that slaves may prolong the SCL low period, thereby reducing the average TWI bus clock period. The SCL frequency is generated according to the following equation: SCL frequency = $$\frac{\text{CPU Clock frequency}}{16 + 2(\text{TWBR}) \cdot (\text{PrescalerValue})}$$ - TWBR = Value of the TWI Bit Rate Register TWBRn - PrescalerValue = Value of the prescaler, see description of the TWI Prescaler bits in the TWSR Status Register description (TWSRn.TWPS[1:0]) **Note:** Pull-up resistor values should be selected according to the SCL frequency and the capacitive bus line load. See the *Two-Wire Serial Interface Characteristics* for a suitable value of the pull-up resistor. #### Related Links Two-Wire Serial Interface Characteristics #### 26.5.3 Bus Interface Unit This unit contains the Data and Address Shift Register (TWDRn), a START/STOP Controller, and Arbitration detection hardware. The TWDRn contains the address or data bytes to be transmitted, or the address or data bytes received. In addition to the 8-bit TWDRn, the Bus Interface Unit also contains a register containing the (N)ACK bit to be transmitted or received. This (N)ACK Register is not directly accessible by the application software. However, when receiving, it can be set or cleared by manipulating the TWI Control Register (TWCRn). When in Transmitter mode, the value of the received (N)ACK bit can be determined by the value in the TWSRn. The START/STOP Controller is responsible for generation and detection of START, REPEATED START, and STOP conditions. The START/STOP controller is able to detect the START and STOP conditions even when the AVR MCU is in one of the sleep modes, enabling the MCU to wake up if addressed by a Master. If the TWI has initiated a transmission as Master, the Arbitration Detection hardware continuously monitors the transmission trying to determine if arbitration is in process. If the TWI has lost an arbitration, the Control Unit is informed. Correct action can then be taken and appropriate status codes generated. #### 26.5.4 Address Match Unit The Address Match unit checks if received address bytes match the seven-bit address in the TWI Address Register (TWARn). If the TWI General Call Recognition Enable bit (TWARn.TWGCE) is written to '1', all incoming address bits will also be compared against the General Call address. Upon an address match, the Control Unit is informed, allowing the correct action to be taken. The TWI may or may not acknowledge its address, depending on settings in the TWI Control Register (TWCRn). The Address Match unit is able to compare addresses even when the AVR MCU is in sleep mode, enabling the MCU to wake up if addressed by a Master. #### 26.5.5 Control Unit The control unit monitors the TWI bus and generates responses corresponding to settings in the TWI Control Register (TWCRn). When an event requiring the attention of the application occurs on the TWI bus, the TWI Interrupt flag (TWINT) is asserted. In the next clock cycle, the TWI Status Register (TWSRn) #### TWI - Two-Wire Serial Interface is updated with a status code identifying the event. The TWSRn only contains relevant status information when the TWI interrupt flag is asserted. At all other times, the TWSRn contains a special status code indicating that no relevant status information is available. As long as the TWINT flag is set, the SCL line is held low. This allows the application software to complete its tasks before allowing the TWI transmission to continue. The TWINT flag is set in the following situations: - After the TWI has transmitted a START/REPEATED START condition. - After the TWI has transmitted SLA+R/W - After the TWI has transmitted an address byte - After the TWI has lost arbitration - After the TWI has been addressed by own slave address or general call - After the TWI has received a data byte - After a STOP or REPEATED START has been received while still addressed as a slave - When a bus error has occurred due to an illegal START or STOP condition ## 26.6 Using the TWI The AVR TWI is byte-oriented and interrupt based. Interrupts are issued after all bus events, like reception of a byte or transmission of a START condition. Because the TWI is interrupt-based, the application software is free to carry on other operations during a TWI byte transfer. Note that the TWI Interrupt Enable (TWIE) bit in TWCRn together with the Global Interrupt Enable bit in SREG allows the application to decide whether or not an assertion of the TWINT Flag should generate an interrupt request. If the TWIE bit is cleared, the application must poll the TWINT Flag in order to detect actions on the TWI bus. When the TWINT flag is asserted, the TWI has finished an operation and awaits application response. In this case, the TWI Status Register (TWSRn) contains a value indicating the current state of the TWI bus. The application software can then decide how the TWI should behave in the next TWI bus cycle by manipulating the TWCRn and TWDRn registers. The following figure illustrates a simple example of how the application can interface to the TWI hardware. In this example, a master wishes to transmit a single data byte to a slave. A more detailed explanation follows later in this section. Simple code examples are presented in the table below. Figure 26-10. Interfacing the Application to the TWI in a Typical Transmission - 1. The first step in a TWI transmission is to transmit a START condition. This is done by writing a specific value into TWCRn, instructing the TWI n hardware to transmit a START condition. Which value to write is described later on. However, it is important that the TWINT bit is set to the value written. Writing a one to TWINT clears the flag. The TWI n will not start any operation as long as the TWINT bit in TWCRn is set. Immediately after the application has cleared TWINT, the TWI n will initiate transmission of the START condition. - When the START condition has been transmitted, the TWINT flag in TWCRn is set, and TWSRn is updated with a status code indicating that the START condition has successfully been sent. - 3. The application software should now examine the value of TWSRn to make sure that the START condition was successfully transmitted. If TWSRn indicates otherwise, the application software might take some special action, like calling an error routine. Assuming that the status code is as expected, the application must load SLA+W into TWDR. Remember that TWDRn is used both for address and data. After TWDRn has been loaded with the desired SLA+W, a specific value must be written to TWCRn, instructing the TWIn hardware to transmit the SLA+W present in TWDRn. Which value to write is described later on. However, it is important that the TWINT bit is set to the value written. Writing a one to TWINT clears the flag. The TWI will not start any operation as long as the TWINT bit in TWCRn is set. Immediately after the application has cleared TWINT, the TWI will initiate transmission of the address packet. - 4. When the address packet has been transmitted, the TWINT flag in TWCRn is set, and TWSRn is updated with a status code indicating that the address packet has successfully been sent. The status code will also reflect whether a slave acknowledged the packet or not. - 5. The application software should now examine the value of TWSRn, to make sure that the address packet was successfully transmitted, and that the value of the ACK bit was as expected. If TWSRn indicates otherwise, the application software might take some special action, like calling an error routine. Assuming that the status code is as expected, the application must load a data packet into TWDRn. Subsequently, a specific value must be written to TWCRn, instructing the TWI n hardware to transmit the data packet present in TWDRn. Which value to write is described later on. However, it is important that the TWINT bit is set to the value written. Writing a one to TWINT clears the flag. The TWI n will not start any operation as long as the TWINT bit in TWCRn is set. Immediately after the application has cleared TWINT, the TWI will initiate transmission of the data packet. - 6. When the data packet has been transmitted, the TWINT flag in TWCRn is set and TWSRn is updated with a status code indicating that the data packet has successfully been sent. The status code will also reflect whether a slave acknowledged the packet or not. - 7. The application software should now examine the value of TWSRn, to make sure that the data packet was successfully transmitted, and that the value of the ACK bit was as expected. If TWSR indicates otherwise, the application software might take some special action, like calling an error routine. Assuming that the status code is as expected, the application must write a specific value to TWCRn, instructing the TWI n hardware to transmit a STOP condition. Which value to write is described later on. However, it is important that the TWINT bit is set to the value written. Writing a one to TWINT clears the flag. The TWI n will not start any operation as long as the TWINT bit in TWCRn is set. Immediately after the application has cleared TWINT, the TWI will initiate transmission of the STOP condition. Note that TWINT is not set after a STOP condition has been sent. Even though this example is simple, it shows the principles involved in all TWI transmissions. These can be summarized as follows: - When the TWI has finished an operation and expects application response, the TWINT flag is set. The SCL line is pulled low until TWINT is cleared. - When the TWINT flag is set, the user must update all TWI n registers with the value relevant for the next TWI n bus cycle. As an example, TWDRn must be loaded with the value to be transmitted in the next bus cycle. - After all TWI n register updates and other pending application software tasks have been completed, TWCRn is written. When writing TWCRn, the TWINT bit should be set. Writing a one to TWINT clears the flag. The TWI n will then commence executing whatever operation was specified by the TWCRn setting. The following table lists assembly and C implementation examples for TWI0. Note that the code below assumes that several definitions have been made, e.g. by using include-files. Table 26-2. Assembly and C Code Example | | Assembly Code Example | C Example | Comments | |---|-----------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------| | 1 | ldi r16, (1< <twint) <br="">(1&lt;<twsta) (1<<twen)<br="" ="">out TWCR0, r16</twsta)></twint)> | TWCR0 = (1< <twint) <br="">(1&lt;<twsta) (1<<twen)<="" th="" =""><th>Send START condition</th></twsta)></twint)> | Send START condition | | 2 | wait1: in r16,TWCR0 sbrs r16,TWINT rjmp wait1 | while (!(TWCR0 & (1< <twint)));< td=""><td>Wait for TWINT Flag set. This indicates that the START condition has been transmitted.</td></twint)));<> | Wait for TWINT Flag set. This indicates that the START condition has been transmitted. | | 3 | in r16,TWSR0<br>andi r16, 0xF8<br>cpi r16, START<br>brne ERROR | <pre>if ((TWSR0 &amp; 0xF8) != START) ERROR();</pre> | Check value of TWI Status Register. Mask prescaler bits. If status different from START go to ERROR. | | | <pre>ldi r16, SLA_W out TWDR0, r16 ldi r16, (1&lt;<twint) (1<<twen)="" out="" pre="" r16<="" twcr0,="" =""></twint)></pre> | TWDR0 = SLA_W;<br>TWCR0 = (1< <twint) <br="">(1&lt;<twen);< th=""><th>Load SLA_W into TWDR Register. Clear TWINT bit in TWCR to start transmission of address.</th></twen);<></twint)> | Load SLA_W into TWDR Register. Clear TWINT bit in TWCR to start transmission of address. | | | Assembly Code Example | C Example | Comments | |---|---------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------| | 4 | <pre>wait2: in r16,TWCR0 sbrs r16,TWINT rjmp wait2</pre> | while (!(TWCR0 & (1< <twint)));< th=""><th>Wait for TWINT Flag set. This indicates that the SLA+W has been transmitted, and ACK/NACK has been received.</th></twint)));<> | Wait for TWINT Flag set. This indicates that the SLA+W has been transmitted, and ACK/NACK has been received. | | 5 | in r16,TWSR0 andi r16, 0xF8 cpi r16, MT_SLA_ACK brne ERROR | <pre>if ((TWSR0 &amp; 0xF8) != MT_SLA_ACK) ERROR();</pre> | Check value of TWI Status Register. Mask prescaler bits. If status different from MT_SLA_ACK go to ERROR. | | | <pre>ldi r16, DATA out TWDR0, r16 ldi r16, (1&lt;<twint) (1<<twen)="" out="" pre="" r16<="" twcr,="" =""></twint)></pre> | TWDR0 = DATA;<br>TWCR0 = (1< <twint) <br="">(1&lt;<twen);< td=""><td>Load DATA into TWDR Register. Clear TWINT bit in TWCR to start transmission of data.</td></twen);<></twint)> | Load DATA into TWDR Register. Clear TWINT bit in TWCR to start transmission of data. | | 6 | wait3: in r16,TWCR0 sbrs r16,TWINT rjmp wait3 | while (!(TWCR0 & (1< <twint)));< th=""><th>Wait for TWINT Flag set. This indicates that the DATA has been transmitted, and ACK/NACK has been received.</th></twint)));<> | Wait for TWINT Flag set. This indicates that the DATA has been transmitted, and ACK/NACK has been received. | | 7 | in r16,TWSR0 andi r16, 0xF8 cpi r16, MT_DATA_ACK brne ERROR | <pre>if ((TWSR0 &amp; 0xF8) != MT_DATA_ACK) ERROR();</pre> | Check value of TWI Status Register. Mask prescaler bits. If status different from MT_DATA_ACK go to ERROR. | | | ldi r16, (1< <twint) <br="">(1&lt;<twen) (1<<twsto)<br="" ="">out TWCRO, r16</twen)></twint)> | TWCR0 = (1< <twint) (1<<twen)="" (1<<twsto);<="" th="" =""><th>Transmit STOP condition.</th></twint)> | Transmit STOP condition. | #### 26.7 Transmission Modes The TWI can operate in one of four major modes: - Master Transmitter (MT) - Master Receiver (MR) - Slave Transmitter (ST) - Slave Receiver (SR) Several of these modes can be used in the same application. As an example, the TWI can use MT mode to write data into a TWI EEPROM, MR mode to read the data back from the EEPROM. If other masters are present in the system, some of these might transmit data to the TWI, and then SR mode would be used. It is the application software that decides which modes are legal. The following sections describe each of these modes. Possible status codes are described along with figures detailing data transmission in each of the modes. These figures use the following abbreviations: | S | START condition | |----|------------------------------| | Rs | REPEATED START condition | | R | Read bit (high level at SDA) | | W | Write bit (low level at SDA) | |------|-----------------------------------------| | Α | Acknowledge bit (low level at SDA) | | Ā | Not acknowledge bit (high level at SDA) | | Data | 8-bit data byte | | Р | STOP condition | | SLA | Slave Address | **Circles** are used to indicate that the TWINT Flag is set. The numbers in the circles show the status code held in TWSRn, with the prescaler bits masked to zero. At these points, actions must be taken by the application to continue or complete the TWI transfer. The TWI transfer is suspended until the TWINT Flag is cleared by software. When the TWINT Flag is set, the status code in TWSRn is used to determine the appropriate software action. For each status code, the required software action and details of the following serial transfer are given below in the Status Code table for each mode. Note that the prescaler bits are masked to zero in these tables. #### 26.7.1 Master Transmitter Mode In the Master Transmitter (MT) mode, a number of data bytes are transmitted to a slave receiver, see the figure below. In order to enter a Master mode, a START condition must be transmitted. The format of the following address packet determines whether MT or Master Receiver (MR) mode is to be entered: If SLA +W is transmitted the MT mode is entered, if SLA+R is transmitted the MR mode is entered. All the status codes mentioned in this section assume that the prescaler bits are zero or masked to zero. Figure 26-11. Data Transfer in Master Transmitter Mode A START condition is sent by writing a value to the TWI Control Register n (TWCRn) of the type TWCRn=1x10x10x: - The TWI Enable bit (TWCRn.TWEN) must be written to '1' to enable the two-wire serial interface - The TWI Start Condition bit (TWCRn.TWSTA) must be written to '1' to transmit a START condition - The TWI Interrupt Flag (TWCRn.TWINT) must be written to '1' to clear the flag. The TWI n will then test the two-wire serial bus and generate a START condition as soon as the bus becomes free. After a START condition has been transmitted, the TWINT flag is set by hardware, and the status code in TWSRn will be 0x08 (see Status Code table below). In order to enter MT mode, SLA+W must be transmitted. This is done by writing SLA+W to the TWI Data Register (TWDRn). Thereafter, the TWCRn.TWINT flag should be cleared (by writing a '1' to it) to continue the transfer. This is accomplished by writing a value to TWRC of the type TWCR=1x00x10x. When SLA+W has been transmitted and an acknowledgment bit has been received, TWINT is set again and a number of status codes in TWSR are possible. Possible status codes in Master mode are 0x18, 0x20, or 0x38. The appropriate action to be taken for each of these status codes is detailed in the status code table below. When SLA+W has been successfully transmitted, a data packet should be transmitted. This is done by writing the data byte to TWDR. TWDR must only be written when TWINT is high. If not, the access will be discarded, and the Write Collision bit (TWWC) will be set in the TWCRn register. After updating TWDRn, the TWINT bit should be cleared (by writing '1' to it) to continue the transfer. This is accomplished by writing again a value to TWCRn of the type TWCRn=1x00x10x. This scheme is repeated until the last byte has been sent and the transfer is ended, either by generating a STOP condition or a by a repeated START condition. A repeated START condition is accomplished by writing a regular START value TWCRn=1x10x10x. A STOP condition is generated by writing a value of the type TWCRn=1x01x10x. After a repeated START condition (status code 0x10), the two-wire serial interface can access the same slave again, or a new slave without transmitting a STOP condition. Repeated START enables the master to switch between slaves, Master Transmitter mode, and Master Receiver mode without losing control of the bus. Table 26-3. Status Codes for Master Transmitter Mode | Status Code | Status of the Two-Wire | Application Se | oftwar | e Res | ponse | | Next Action Taken by TWI | |------------------|------------------------------------------------------|----------------------|--------|-------|-------|-----------------------------------------------------------------------|----------------------------------------------------------------------------| | (TWSR) Prescaler | Serial Interface Hardware | | To T | WCRn | | | Hardware | | Bits are 0 | | TWDR | STA | STO | TWINT | TWEA | | | 0x08 | A START condition has been transmitted | Load SLA+W | 0 | 0 | 1 | X | SLA+W will be transmitted;<br>ACK or NOT ACK will be<br>received | | 0x10 | A repeated START condition has been transmitted | Load SLA+W<br>or | 0 | 0 | 1 | X | SLA+W will be transmitted;<br>ACK or NOT ACK will be<br>received | | | | Load SLA+R | 0 | 0 | 1 | X | SLA+R will be transmitted;<br>Logic will switch to Master<br>Receiver mode | | 0x18 | SLA+W has been transmitted;<br>ACK has been received | Load data<br>byte or | 0 | 0 | 1 | X | Data byte will be transmitted and ACK or NOT ACK will be received | | | | No TWDR action or | 1 | 0 | 1 | X | Repeated START will be transmitted | | | No TWDR action or | 0 | 1 | 1 | X | STOP condition will be<br>transmitted and TWSTO Flag<br>will be reset | | | | | No TWDR action | 1 | 1 | 1 | Х | STOP condition followed by a START condition will be | # ATmega328PB ## TWI - Two-Wire Serial Interface | Status Code | Status of the Two-Wire | Application So | oftwar | e Res | ponse | | Next Action Taken by TWI | |------------------|---------------------------------------------------------------|----------------------|--------|-------|-------|------|--------------------------------------------------------------------------------------------------------| | (TWSR) Prescaler | Serial Bus and Two-Wire Serial Interface Hardware | To/From<br>TWDR | To T | WCRn | | | Hardware | | Bits are 0 | | IWDR | STA | STO | TWINT | TWEA | | | | | | | | | | transmitted and TWSTO Flag will be reset | | 0x20 | 0x20 SLA+W has been transmitted;<br>NOT ACK has been received | Load data byte or | 0 | 0 | 1 | X | Data byte will be transmitted and ACK or NOT ACK will be received | | | | No TWDR action or | 1 | 0 | 1 | X | Repeated START will be transmitted | | | | No TWDR action or | 0 | 1 | 1 | X | STOP condition will be transmitted and TWSTO Flag will be reset | | | | No TWDR action | 1 | 1 | 1 | Х | STOP condition followed by a<br>START condition will be<br>transmitted and TWSTO Flag<br>will be reset | | 0x28 | Data byte has been transmitted; ACK has been received | Load data<br>byte or | 0 | 0 | 1 | X | Data byte will be transmitted and ACK or NOT ACK will be received | | | | No TWDR action or | 1 | 0 | 1 | X | Repeated START will be transmitted | | | | No TWDR action or | 0 | 1 | 1 | X | STOP condition will be transmitted and TWSTO Flag will be reset | | | | No TWDR action | 1 | 1 | 1 | Х | STOP condition followed by a<br>START condition will be<br>transmitted and TWSTO Flag<br>will be reset | | 0x30 | Data byte has been transmitted; NOT ACK has been received | Load data<br>byte or | 0 | 0 | 1 | X | Data byte will be transmitted and ACK or NOT ACK will be received | | | | No TWDR action or | 1 | 0 | 1 | X | Repeated START will be transmitted | | | | No TWDR action or | 0 | 1 | 1 | X | STOP condition will be<br>transmitted and TWSTO Flag<br>will be reset | | | | No TWDR action | 1 | 1 | 1 | X | STOP condition followed by a<br>START condition will be<br>transmitted and TWSTO Flag<br>will be reset | # ATmega328PB DS40001906C-page 312 ## TWI - Two-Wire Serial Interface | Status Code | Status of the Two-Wire | Application So | oftwar | e Res | ponse | | Next Action Taken by TWI | |-------------------------------------------------------|---------------------------------------------------|-------------------|--------|-------|-------|------|---------------------------------------------------------------------------------| | (TWSR) Serial Bus and Two-Wire Prescaler Bits are 0 | Serial Bus and Two-Wire Serial Interface Hardware | To/From | To T | WCRn | | | Hardware | | | | TWDR | STA | STO | TWINT | TWEA | | | 0x38 Arbitration lost in SLA+W data bytes | Arbitration lost in SLA+W or data bytes | No TWDR action or | 0 | 0 | 1 | X | two-wire Serial Bus will be<br>released and not addressed<br>Slave mode entered | | | | No TWDR action | 1 | 0 | 1 | X | A START condition will be transmitted when the bus becomes free | #### 26.7.2 Master Receiver Mode In the Master Receiver (MR) mode, a number of data bytes are received from a slave transmitter (see next figure). In order to enter a Master mode, a START condition must be transmitted. The format of the following address packet determines whether Master Transmitter (MT) or MR mode is to be entered. If SLA+W is transmitted the MT mode is entered, if SLA+R is transmitted the MR mode is entered. All the status codes mentioned in this section assume that the prescaler bits are zero or are masked to zero. Figure 26-13. Data Transfer in Master Receiver Mode A START condition is sent by writing to the TWI Control Register (TWCRn) a value of the type TWCRn=1x10x10x: - TWCRn.TWEN must be written to '1' to enable the two-wire serial interface - TWCRn.TWSTA must be written to '1' to transmit a START condition - TWCRn.TWINT must be cleared by writing a '1' to it The TWI will then test the two-wire serial bus and generate a START condition as soon as the bus becomes free. After a START condition has been transmitted, the TWINT flag is set by hardware and the status code in TWSRn will be 0x08 (see the Status Code table below). In order to enter MR mode, SLA +R must be transmitted. This is done by writing SLA+R to TWDR. Thereafter, the TWINT flag should be cleared (by writing '1' to it) to continue the transfer. This is accomplished by writing a value to TWCRn of the type TWCRn=1x00x10x. When SLA+R has been transmitted and an acknowledgment bit has been received, TWINT is set again and a number of status codes in TWSRn are possible. Possible status codes in Master mode are 0x38, 0x40, or 0x48. The appropriate action to be taken for each of these status codes is detailed in the table below. Received data can be read from the TWDR register when the TWINT flag is set high by hardware. This scheme is repeated until the last byte has been received. After the last byte has been received, the MR should inform the ST by sending a NACK after the last received data byte. The transfer is ended by generating a STOP condition or a repeated START condition. A repeated START condition is sent by writing to the TWI Control Register (TWCRn) a value of the type TWCRn=1x10x10x again. A STOP condition is generated by writing TWCRn=1x01x10x: After a repeated START condition (status code 0x10) the two-wire Serial Interface can access the same Slave again, or a new slave without transmitting a STOP condition. Repeated START enables the master to switch between slaves, Master Transmitter mode and Master Receiver mode without losing control over the bus. Table 26-4. Status codes for Master Receiver Mode | Status Code | Status of the Two-Wire Serial | Application S | oftwa | re Re | Next Action Taken by TWI | | | |-------------|--------------------------------------------|---------------|-------|-------|--------------------------|------|---------------------------| | (TWSRn) | Bus and Two-Wire Serial Interface Hardware | To/From | To T | NCRn | | | Hardware | | are 0 | rescaler Bits | TWD | STA | STO | TWINT | TWEA | | | 0x08 | A START condition has been transmitted | Load SLA+R | 0 | 0 | 1 | X | SLA+R will be transmitted | | Status Code | Status of the Two-Wire Serial | Application S | oftwa | re Re | sponse | | Next Action Taken by TWI | |------------------------|-----------------------------------------------------------|----------------|-------|-------|--------|------|--------------------------------------------------------------------------------------------------------| | (TWSRn) Prescaler Bits | Bus and Two-Wire Serial Interface Hardware | To/From | To T | WCRn | | | Hardware | | are 0 | | TWD | STA | ѕто | TWINT | TWEA | | | | | | | | | | ACK or NOT ACK will be received | | 0x10 | A repeated START condition has been transmitted | Load SLA+R | 0 | 0 | 1 | X | SLA+R will be transmitted<br>ACK or NOT ACK will be<br>received | | | | Load SLA+W | 0 | 0 | 1 | X | SLA+W will be transmitted Logic will switch to Master Transmitter mode | | 0x38 | Arbitration lost in SLA+R or NOT ACK bit | No TWDR action | 0 | 0 | 1 | X | two-wire serial bus will be<br>released and not addressed<br>Slave mode will be entered | | | | | 1 | 0 | 1 | X | A START condition will be transmitted when the bus becomes free | | 0x40 | Ox40 SLA+R has been transmitted; ACK has been received | No TWDR action | 0 | 0 | 1 | 0 | Data byte will be received and NOT ACK will be returned | | | | | 0 | 0 | 1 | 1 | Data byte will be received and ACK will be returned | | 0x48 | SLA+R has been transmitted;<br>NOT ACK has been received | | 1 | 0 | 1 | X | Repeated START will be transmitted | | | | | 0 | 1 | 1 | X | STOP condition will be transmitted and TWSTO flag will be reset | | | | | 1 | 1 | 1 | X | STOP condition followed by a<br>START condition will be<br>transmitted and TWSTO flag<br>will be reset | | 0x50 | Data byte has been received;<br>ACK has been returned | Read data byte | 0 | 0 | 1 | 0 | Data byte will be received and NOT ACK will be returned | | | | | 0 | 0 | 1 | 1 | Data byte will be received and ACK will be returned | | 0x58 | Data byte has been received;<br>NOT ACK has been returned | Read data byte | 1 | 0 | 1 | X | Repeated START will be transmitted | | | | | 0 | 1 | 1 | X | STOP condition will be transmitted and TWSTO flag will be reset | | | | | 1 | 1 | 1 | Х | STOP condition followed by a<br>START condition will be<br>transmitted and TWSTO flag<br>will be reset | Figure 26-14. Formats and States in the Master Receiver Mode #### 26.7.3 Slave Transmitter Mode In the Slave Transmitter (ST) mode, a number of data bytes are transmitted to a master receiver, as in the figure below. All the status codes mentioned in this section assume that the prescaler bits are zero or are masked to zero. Figure 26-15. Data Transfer in Slave Transmitter Mode To initiate the SR mode, the TWI (Slave) Address Register (TWARn) and the TWI Control Register (TWCRn) must be initialized as follows: The upper seven bits of TWARn are the address to which the two-wire serial interface will respond when addressed by a master (TWARn.TWA[6:0]). If the LSB of TWARn is written to TWARn.TWGCI=1, the TWI will respond to the general call address (0x00), otherwise, it will ignore the general call address. TWCRn must hold a value of the type TWCRn=0100010x - TWEN must be written to one to enable the TWI. The TWEA bit must be written to one to enable the acknowledgment of the device's own slave address or the general call address. TWSTA and TWSTO must be written to zero. When TWARn and TWCRn have been initialized, the TWI waits until it is addressed by its own slave address (or the general call address if enabled) followed by the data direction bit. If the direction bit is "1" (read), the TWI will operate in ST mode, otherwise, SR mode is entered. After its own slave address and the write bit have been received, the TWINT flag is set and a valid status code can be read from TWSRb. The status code is used to determine the appropriate sofTWARne action. The appropriate action to be taken for each status code is detailed in the table below. The ST mode may also be entered if arbitration is lost while the TWI is in the Master mode (see state 0xB0). If the TWCRn.TWEA bit is written to zero during a transfer, the TWI will transmit the last byte of the transfer. State 0xC0 or state 0xC8 will be entered, depending on whether the master receiver transmits a NACK or ACK after the final byte. The TWI is switched to the not addressed Slave mode and will ignore the master if it continues the transfer. Thus the master receiver receives all '1' as serial data. State 0xC8 is entered if the master demands additional data bytes (by transmitting ACK), even though the slave has transmitted the last byte (TWEA zero and expecting NACK from the master). While TWCRn.TWEA is zero, the TWI does not respond to its own slave address. However, the two-wire serial bus is still monitored and address recognition may resume at any time by setting TWEA. This implies that the TWEA bit may be used to temporarily isolate the TWI from the two-wire serial bus. In all sleep modes other than the Idle mode, the clock system to the TWI is turned off. If the TWEA bit is set, the interface can still acknowledge its own slave address or the general call address by using the two-wire serial bus clock as a clock source. The part will then wake up from sleep and the TWI will hold the SCL clock will low during the wake-up and until the TWINT Flag is cleared (by writing '1' to it). Further data transmission will be carried out as normal, with the AVR clocks running as normal. Observe that if the AVR is set up with a long start-up time, the SCL line may be held low for a long time, blocking other data transmissions. **Note:** The Two-wire serial interface Data Register (TWDRn) does not reflect the last byte present on the bus when waking up from these Sleep modes. Table 26-5. Status Codes for Slave Transmitter Mode | Status Code<br>(TWSRb) | Status of the Two-Wire Serial<br>Bus and Two-Wire Serial<br>Interface Hardware | Application To/From | | /ARne<br>WCRn | | Next Action Taken by TWI<br>Hardware | | |-------------------------|--------------------------------------------------------------------------------|---------------------|-----|---------------|-------|--------------------------------------|-----------------------------------------------------------------------------------------------------------------| | Prescaler<br>Bits are 0 | interface natuware | TWDRn | STA | sто | TWINT | TWEA | | | 0xA8 | Own SLA+R has been received; | Load data<br>byte | Х | 0 | 1 | 0 | Last data byte will be transmitted and NOT ACK should be received | | | ACK has been returned | | X | 0 | 1 | 1 | Data byte will be transmitted and ACK should be received | | 0xB0 | Arbitration lost in SLA+R/W as Master; | Load data<br>byte | X | 0 | 1 | 0 | Last data byte will be transmitted and NOT ACK should be received | | | own SLA+R has been received; ACK has been returned | | X | 0 | 1 | 1 | Data byte will be transmitted and ACK should be received | | 0xB8 | Data byte in TWDRn has been | Load data byte | X | 0 | 1 | 0 | Last data byte will be transmitted | | | transmitted; ACK has been received | | X | 0 | 1 | 1 | Data byte will be transmitted and ACK should be received | | 0xC0 | Data byte in TWDRn has been transmitted; NOT ACK has been received | No TWDRn action | 0 | 0 | 1 | 0 | Switched to the not addressed<br>Slave mode;<br>no recognition of own SLA or<br>GCA | | | | | 0 | 0 | 1 | 1 | Switched to the not addressed Slave mode; own SLA will be recognized; GCA will be recognized if TWGCE = "1" | | | | | 1 | 0 | 1 | 0 | Switched to the not addressed Slave mode; | | | | | | | | | no recognition of own SLA or GCA; | | | | | | | | | a START condition will be transmitted when the bus becomes free | | | | | 1 | 0 | 1 | 1 | Switched to the not addressed Slave mode; | | | | | | | | | own SLA will be recognized; | | | | | | | | | GCA will be recognized if<br>TWGCE = "1"; a START condition<br>will be transmitted when the bus<br>becomes free | # ATmega328PB ## TWI - Two-Wire Serial Interface | Status Code | Status of the Two-Wire Serial | Application S | SofTW | /ARne | Respon | se | Next Action Taken by TWI | |-------------------------|-----------------------------------------------------------------------------------------|-----------------|-------|-------|--------|------|------------------------------------------------------------------------------------------------------------------------------------| | (TWSRb) | Bus and Two-Wire Serial Interface Hardware | To/From | To T | WCRn | | | Hardware | | Prescaler<br>Bits are 0 | | TWDRn | STA | STO | TWINT | TWEA | | | 0xC8 | 0xC8 Last data byte in TWDRn has been transmitted (TWEA = "0"); ACK has been received | No TWDRn action | 0 | 0 | 1 | 0 | Switched to the not addressed<br>Slave mode;<br>no recognition of own SLA or<br>GCA | | | | | 0 | 0 | 1 | 1 | Switched to the not addressed Slave mode; | | | | | | | | | own SLA will be recognized; | | | | | | | | | GCA will be recognized if TWGCE = "1" | | | | | 1 | 0 | 1 | 0 | Switched to the not addressed Slave mode; | | | | | | | | | no recognition of own SLA or GCA; | | | | | | | | | a START condition will be transmitted when the bus | | | | | | | | | becomes free | | | | | 1 | 0 | 1 | 1 | Switched to the not addressed Slave mode; | | | | | | | | | own SLA will be recognized; GCA will be recognized if TWGCE = "1"; a START condition will be transmitted when the bus becomes free | #### 26.7.4 Slave Receiver Mode In the Slave Receiver (SR) mode, a number of data bytes are received from a master transmitter (see figure below). All the status codes mentioned in this section assume that the prescaler bits are zero or are masked to zero. Figure 26-17. Data transfer in Slave Receiver mode To initiate the SR mode, the TWI (Slave) Address Register n (TWARn) and the TWI Control Register n (TWCRn) must be initialized as follows: The upper seven bits of TWARn are the address to which the two-wire serial interface will respond when addressed by a master (TWARn.TWA[6:0]). If the LSB of TWARn is written to TWARn.TWGCI=1, the TWI n will respond to the general call address (0x00), otherwise, it will ignore the general call address. TWCRn must hold a value of the type TWCRn=0100010x - TWCRn.TWEN must be written to '1' to enable the TWI. TWCRn.TWEA bit must be written to '1' to enable the acknowledgment of the device's own slave address or the general call address. TWCRn.TWSTA and TWSTO must be written to zero. When TWARn and TWCRn have been initialized, the TWI waits until it is addressed by its own slave address (or the general call address, if enabled) followed by the data direction bit. If the direction bit is '0' (write), the TWI will operate in SR mode, otherwise, ST mode is entered. After its own slave address and the write bit have been received, the TWINT flag is set and a valid status code can be read from TWSR. The status code is used to determine the appropriate software action, as detailed in the table below. The SR mode may be entered if arbitration is lost while the TWI is in the Master mode (see states 0x68 and 0x78). If the TWCRn.TWEA bit is reset during a transfer, the TWI will return a "Not Acknowledge" ('1') to SDA after the next received data byte. This can be used to indicate that the slave is not able to receive any more bytes. While TWEA is zero, the TWI does not acknowledge its own slave address. However, the two-wire serial bus is still monitored and address recognition may resume at any time by setting TWEA. This implies that the TWEA bit may be used to temporarily isolate the TWI from the two-wire serial bus. In all sleep modes other than the Idle mode, the clock system to the TWI is turned off. If the TWEA bit is set, the interface can still acknowledge its own slave address or the general call address by using the two-wire serial bus clock as a clock source. The part will then wake up from sleep and the TWI will hold the SCL clock low during the wake-up and until the TWINT flag is cleared (by writing '1' to it). Further data reception will be carried out as normal, with the AVR clocks running as normal. Observe that if the AVR is set up with a long start-up time, the SCL line may be held low for a long time, blocking other data transmissions. **Note:** The two-wire Serial Interface Data Register (TWDRn) does not reflect the last byte present on the bus when waking up from these Sleep modes. Table 26-6. Status Codes for Slave Receiver Mode | Status Code | | Application | SofTV | <b>/</b> ARne | Respon | Next Action Taken by TWI | | |-------------------------|----------------------------------------------------|-----------------|-------|---------------|--------|--------------------------|---------------------------------------------------------| | (TWSR) | Bus and Two-Wire Serial Interface Hardware | To/from | To T | WCRn | | | Hardware | | Prescaler<br>Bits are 0 | | TWDRn | STA | sто | TWINT | TWEA | | | 0x60 | Own SLA+W has been received; ACK has been returned | No TWDRn action | X | 0 | 1 | 0 | Data byte will be received and NOT ACK will be returned | | | | | X | 0 | 1 | 1 | Data byte will be received and ACK will be returned | | 0x68 | Arbitration lost in SLA+R/W as Master; | No TWDRn action | X | 0 | 1 | 0 | Data byte will be received and NOT ACK will be returned | | | own SLA+W has been received; ACK has been returned | | X | 0 | 1 | 1 | Data byte will be received and ACK will be returned | | 0x70 | General call address has been received; | No TWDRn action | Х | 0 | 1 | 0 | Data byte will be received and NOT ACK will be returned | | | ACK has been returned | | X | 0 | 1 | 1 | Data byte will be received and ACK will be returned | | 0x78 | Arbitration lost in SLA+R/W as Master; | No TWDRn action | Х | 0 | 1 | 0 | Data byte will be received and NOT ACK will be returned | | Status Code | Status of the Two-Wire Serial | Application | SofTW | /ARne | Respon | se | Next Action Taken by TWI | |-------------------------|---------------------------------------------------------------------------------------------|----------------|-------|-------|--------|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | (TWSR) | Bus and Two-Wire Serial Interface Hardware | To/from | To T | WCRn | | | Hardware | | Prescaler<br>Bits are 0 | | TWDRn | STA | ѕто | TWINT | TWEA | | | | General call address has been received; ACK has been returned | | X | 0 | 1 | 1 | Data byte will be received and ACK will be returned | | 0x80 | Previously addressed with own SLA+W; | Read data byte | X | 0 | 1 | 0 | Data byte will be received and NOT ACK will be returned | | | data has been received; ACK has been returned | | X | 0 | 1 | 1 | Data byte will be received and ACK will be returned | | 0x88 | Ox88 Previously addressed with own SLA+W; data has been received; NOT ACK has been returned | Read data byte | 0 | 0 | 1 | 0 | Switched to the not addressed<br>Slave mode;<br>no recognition of own SLA or<br>GCA | | | | | 0 | 0 | 1 | 1 | Switched to the not addressed Slave mode; own SLA will be recognized; GCA will be recognized if TWGCE = "1" | | | | | 1 | 0 | 1 | 0 | Switched to the not addressed Slave mode; no recognition of own SLA or GCA; a START condition will be transmitted when the bus becomes free | | | | | 1 | 0 | 1 | 1 | Switched to the not addressed Slave mode; own SLA will be recognized; GCA will be recognized if TWGCE = "1"; a START condition will be transmitted when the bus becomes free | | 0x90 | Previously addressed with general call; | Read data byte | Х | 0 | 1 | 0 | Data byte will be received and NOT ACK will be returned | | | data has been received; ACK has been returned | | X | 0 | 1 | 1 | Data byte will be received and ACK will be returned | | 0x98 | Previously addressed with general call; data has been received; | Read data byte | 0 | 0 | 1 | 0 | Switched to the not addressed<br>Slave mode;<br>no recognition of own SLA or<br>GCA | | Status Code | Status of the Two-Wire Serial | Application | SofTW | /ARne | Respon | se | Next Action Taken by TWI | |-------------------------|--------------------------------------------------------------------------------------------------------|-------------|-------|-------|--------|-----------------------------------------------------------------|--------------------------------------------------------------------------------------------------------| | (TWSR) | Bus and Two-Wire Serial Interface Hardware | To/from | To T | WCRn | | | Hardware | | Prescaler<br>Bits are 0 | | TWDRn | STA | STO | TWINT | TWEA | | | | NOT ACK has been returned | | 0 | 0 | 1 | 1 | Switched to the not addressed Slave mode; | | | | | | | | | own SLA will be recognized; | | | | | | | | | GCA will be recognized if TWGCE = "1" | | | | | 1 | 0 | 1 | 0 | Switched to the not addressed Slave mode; | | | | | | | | | no recognition of own SLA or GCA; | | | | | | | | a START condition will be transmitted when the bus becomes free | | | | | 1 | 0 | 1 | 1 | Switched to the not addressed Slave mode; | | | | | | | | | | own SLA will be recognized; | | | | | | | | | GCA will be recognized if TWGCE = "1"; a START condition will be transmitted when the bus becomes free | | 0xA0 | A STOP condition or repeated<br>START condition has been<br>received while still addressed<br>as Slave | No action | 0 | 0 | 1 | 0 | Switched to the not addressed<br>Slave mode;<br>no recognition of own SLA or<br>GCA | | | | | 0 | 0 | 1 | 1 | Switched to the not addressed Slave mode; | | | | | | | | | own SLA will be recognized; | | | | | | | | | GCA will be recognized if TWGCE = "1" | | | | | 1 | 0 | 1 | 0 | Switched to the not addressed Slave mode; | | | | | | | | | no recognition of own SLA or GCA; | | | | | | | | | a START condition will be transmitted when the bus | | | | | | | | | becomes free | | | | | 1 | 0 | 1 | 1 | Switched to the not addressed Slave mode; | | | | | | | | | own SLA will be recognized; | | | Status of the Two-Wire Serial | Application S | SofTW | /ARne | Respon | Next Action Taken by TWI<br>Hardware | | |-------------------------|--------------------------------------------|---------------|-------|-------|--------|--------------------------------------|-----------------------------------------------------------------------------------------------------------------| | (TWSR) | Bus and Two-Wire Serial Interface Hardware | To/from | To T | NCRn | | | | | Prescaler<br>Bits are 0 | | TWDRn | STA | sто | TWINT | TWEA | | | | | | | | | | GCA will be recognized if<br>TWGCE = "1"; a START condition<br>will be transmitted when the bus<br>becomes free | Figure 26-18. Formats and States in the Slave Receiver Mode #### 26.7.5 **Miscellaneous States** There are two status codes that do not correspond to a defined TWI state, see the table in this section. Status 0xF8 indicates that no relevant information is available because the TWINT flag is not set. This occurs between other states, and when the TWI is not involved in a serial transfer. Status 0x00 indicates that a bus error has occurred during a two-wire serial bus transfer. A bus error occurs when a START or STOP condition occurs at an illegal position in the format frame. Examples of such illegal positions are during the serial transfer of an address byte, a data byte, or an acknowledge bit. When a bus error occurs, TWINT is set. To recover from a bus error, the TWSTO flag must set and TWINT must be cleared by writing a logic one to it. This causes the TWI to enter the not addressed Slave mode and to clear the TWSTO flag (no other bits in TWCRn are affected). The SDA and SCL lines are released, and no STOP condition is transmitted. Table 26-7. Miscellaneous States | Status Code | Status of the Two-Wire Serial | Application Software Response | | | | | Next Action Taken by | | |----------------------|--------------------------------------------------------|-------------------------------|----------|-----|-------|------|---------------------------------------------------------------------------------------------------------------------------------------|--| | (TWSR) | Bus and Two-Wire Serial Interface Hardware | To/From | To TWCRn | | | | TWI Hardware | | | Prescaler Bits are 0 | | TWDRn | STA | STO | TWINT | TWEA | | | | 0xF8 | No relevant state information available; TWINT = "0" | No TWDRn action | | | | | Wait or proceed current transfer | | | 0x00 | Bus error due to an illegal<br>START or STOP condition | No TWDRn action | 0 | 1 | 1 | X | Only the internal hardware is affected, no STOP condition is sent on the bus. In all cases, the bus is released and TWSTO is cleared. | | #### 26.7.6 Combining Several TWI Modes In some cases, several TWI modes must be combined in order to complete the desired action. Consider for example reading data from a serial EEPROM. Typically, such a transfer involves the following steps: - 1. The transfer must be initiated. - The EEPROM must be instructed what location should be read. - 3. The reading must be performed. - 4. The transfer must be finished. Note that data is transmitted both from master to slave and vice versa. The master must instruct the slave what location it wants to read, requiring the use of the MT mode. Subsequently, data must be read from the slave, implying the use of the MR mode. Thus, the transfer direction must be changed. The master must keep control of the bus during all these steps, and the steps should be carried out as an atomical operation. If this principle is violated in a multi-master system, another master can alter the data pointer in the EEPROM between steps 2 and 3, and the master will read the wrong data location. Such a change in transfer direction is accomplished by transmitting a REPEATED START between the transmission of the address byte and reception of the data. After a REPEATED START, the Master keeps ownership of the bus. The flow in this transfer is depicted in the following figure: # 26.8 Multi-Master Systems and Arbitration If multiple masters are connected to the same bus, transmissions may be initiated simultaneously by one or more of them. The TWI standard ensures that such situations are handled in such a way that one of the masters will be allowed to proceed with the transfer, and that no data will be lost in the process. An example of an arbitration situation is depicted below, where two masters are trying to transmit data to a slave receiver. Figure 26-20. An Arbitration Example Several different scenarios may arise during arbitration, as described below: - Two or more masters are performing identical communication with the same slave. In this case, neither the slave nor any of the masters will know about the bus contention. - Two or more masters are accessing the same slave with different data or direction bit. In this case, arbitration will occur, either in the READ/WRITE bit or in the data bits. The masters trying to output a '1' on SDA while another master outputs a zero will lose the arbitration. Losing masters will switch to not addressed Slave mode or wait until the bus is free and transmit a new START condition, depending on application software action. - Two or more masters are accessing different slaves. In this case, arbitration will occur in the SLA bits. Masters trying to output a '1' on SDA while another master outputs a zero will lose the arbitration. Masters losing arbitration in SLA will switch to Slave mode to check if they are being addressed by the winning master. If addressed, they will switch to SR or ST mode, depending on the value of the READ/WRITE bit. If they are not being addressed, they will switch to not addressed Slave mode or wait until the bus is free and transmit a new START condition, depending on application software action. This is summarized in the next figure. Possible status values are given in circles. Figure 26-21. Possible Status Codes Caused by Arbitration # 26.9 Register Description # 26.9.1 TWI n Bit Rate Register Name: TWBR **Offset:** 0xB8 + n\*0x20 [n=0..1] Reset: 0x00 Property: - | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | |--------|------------|-----|-----|-----|-----|-----|-----|-----|--|--| | | TWBR [7:0] | | | | | | | | | | | Access | R/W | | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | # Bits 7:0 - TWBR [7:0] TWI Bit Rate Register TWBR selects the division factor for the bit rate generator. The bit rate generator is a frequency divider which generates the SCL clock frequency in the Master modes. # 26.9.2 TWI Status Register n Name: TWSR **Offset:** 0xB9 + n\*0x20 [n=0..1] **Reset:** 0xF8 **Property:** - | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |--------|------|------|------|------|------|---|-----------|-----| | | TWS7 | TWS6 | TWS5 | TWS4 | TWS3 | | TWPS[1:0] | | | Access | R | R | R | R | R | , | R/W | R/W | | Reset | 1 | 1 | 1 | 1 | 1 | | 0 | 0 | ### Bits 3, 4, 5, 6, 7 - TWS TWI Status Bit The TWS[7:3] reflect the status of the TWI logic and the two-wire Serial Bus. The different status codes are described in Transmission Modes. Note that the value read from TWSR contains both the 5-bit status value and the 2-bit prescaler value. The application designer should mask the prescaler bits to zero when checking the Status bits. This makes status checking independent of prescaler setting. This approach is used in this data sheet unless otherwise noted. # Bits 1:0 - TWPS[1:0] TWI Prescaler These bits can be read and written, and control the bit rate prescaler. Table 26-8. TWI Bit Rate Prescaler | TWPS[1:0] | Prescaler Value | |-----------|-----------------| | 00 | 1 | | 01 | 4 | | 10 | 16 | | 11 | 64 | To calculate bit rates, refer to Bit Rate Generator Unit. The value of TWPS[1:0] is used in the equation. # 26.9.3 TWI (Slave) Address Register n Name: TWAR **Offset:** 0xBA + n\*0x20 [n=0..1] Reset: 0x02 Property: - The TWARn should be loaded with the 7-bit Slave address (in the seven most significant bits of TWARn) to which the TWI n will respond when programmed as a Slave Transmitter or Receiver, and not needed in the Master modes. In multi-master systems, TWARn must be set in masters which can be addressed as Slaves by other Masters. The LSB of TWARn is used to enable recognition of the general call address (0x00). There is an associated address comparator that looks for the slave address (or general call address if enabled) in the received serial address. If a match is found, an interrupt request is generated. | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |--------|----------|-----|-----|-----|-----|-----|-----|-----| | | TWA[6:0] | | | | | | | | | Access | R/W | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | Bits 7:1 - TWA[6:0] TWI (Slave) Address These seven bits constitute the slave address of the TWI n unit. ### Bit 0 - TWGCE TWI General Call Recognition Enable Bit If set, this bit enables the recognition of a General Call given over the two-wire Serial Bus n. # 26.9.4 TWI Data Register n Name: TWDR **Offset:** 0xBB + n\*0x20 [n=0..1] Reset: 0x01 Property: - In Transmit mode, TWDRn contains the next byte to be transmitted. In Receive mode, the TWDRn contains the last byte received. It is writable while the TWI n is not in the process of shifting a byte. This occurs when the TWI Interrupt Flag in the TWI Control Register n (TWCRn.TWINT) is set by hardware. Note that the Data Register cannot be initialized by the user before the first interrupt occurs. The data in TWDRn remains stable as long as TWCRn.TWINT is set. While data is shifted out, data on the bus is simultaneously shifted in. TWDRn always contains the last byte present on the bus, except after a wake up from a sleep mode by the TWI n interrupt. In this case, the contents of TWDRn is undefined. In the case of a lost bus arbitration, no data is lost in the transition from Master to Slave. Handling of the ACK bit is controlled automatically by the TWI logic, the CPU cannot access the ACK bit directly. | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | |--------|----------|-----|-----|-----|-----|-----|-----|-----|--|--| | | TWD[7:0] | | | | | | | | | | | Access | R/W | | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | | | Bits 7:0 - TWD[7:0] TWI Data These eight bits constitute the next data byte to be transmitted, or the latest data byte received on the two-wire Serial Bus. # 26.9.5 TWI Control Register n Name: TWCR **Offset:** 0xBC + n\*0x20 [n=0..1] Reset: 0x00 Property: - The TWCRn is used to control the operation of the TWI n. It is used to enable the TWI n, to initiate a Master access by applying a START condition to the bus, to generate a Receiver acknowledge, to generate a stop condition, and to control halting of the bus while the data to be written to the bus are written to the TWDRn. It also indicates a write collision if data is attempted written to TWDRn while the register is inaccessible. | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |--------|-------|------|-------|-------|------|------|---|------| | | TWINT | TWEA | TWSTA | TWSTO | TWWC | TWEN | | TWIE | | Access | R/W | R/W | R/W | R/W | R | R/W | | R/W | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | | 0 | ### Bit 7 - TWINT TWI Interrupt Flag This bit is set by hardware when the TWI n has finished its current job and expects application software response. If the I-bit in the Status Register (SREG.I) and the TWI Interrupt Enable bit in the TWI Control Register n (TWCRn.TWIE) are set, the MCU will jump to the TWI Interrupt Vector. While the TWINT Flag is set, the SCL low period is stretched. The TWINT Flag must be cleared by software by writing a logic one to it. Note that this flag is not automatically cleared by hardware when executing the interrupt routine. Also note that clearing this flag starts the operation of the TWI n, so all accesses to the TWI Address Register (TWARn), TWI Status Register (TWSRn), and TWI Data Register (TWDRn) must be complete before clearing this flag. #### Bit 6 - TWEA TWI Enable Acknowledge This bit controls the generation of the acknowledge pulse. If the TWEA bit is written to one, the ACK pulse is generated on the TWI n bus if the following conditions are met: - 1. The device's own slave address has been received. - 2. A general call has been received, while the TWGCE bit in the TWARn is set. - 3. A data byte has been received in Master Receiver or Slave Receiver mode. By writing the TWEA bit to zero, the device can be virtually disconnected from the two-wire Serial Bus temporarily. Address recognition can then be resumed by writing the TWEA bit to one again. # Bit 5 - TWSTA TWI START Condition The application writes the TWSTA bit to one when it desires TWI n to become a Master on the two-wire Serial Bus. The TWI n hardware checks if the bus is available, and generates a START condition on the bus if it is free. However, if the bus is not free, the TWI n waits until a STOP condition is detected, and then generates a new START condition to claim the bus Master status. TWSTA must be cleared by software when the START condition has been transmitted. # Bit 4 - TWSTO TWI STOP Condition Writing the TWSTO bit to one in Master mode will generate a STOP condition on the two-wire Serial Bus TWI n. When the STOP condition is executed on the bus, the TWSTO bit is automatically cleared. In # ATmega328PB ### TWI - Two-Wire Serial Interface Slave mode, setting the TWSTO bit can be used to recover from an error condition. This will not generate a STOP condition, but the TWI n returns to a well-defined unaddressed Slave mode and releases the SCL and SDA lines to a high impedance state. ### Bit 3 - TWWC TWI Write Collision Flag The TWWC bit is set when attempting to write to the TWI n Data Register (TWDRn) when TWCRn.TWINT is low. This flag is cleared by writing the TWDRn register when TWINT is high. #### Bit 2 - TWEN TWI Enable The TWEN bit enables TWI n operation and activates the TWI n interface. When TWEN is written to one, the TWI n takes control over the I/O pins connected to the SCL and SDA pins, enabling the slew-rate limiters and spike filters. If this bit is written to zero, the TWI n is switched OFF and all transmissions of TWI n are terminated, regardless of any ongoing operation. ### Bit 0 - TWIE TWI Interrupt Enable When this bit is written to one, and the I-bit in the Status Register (SREG.I) is set, the TWI n interrupt request will be activated for as long as the TWCRn.TWINT Flag is high. # 26.9.6 TWI (Slave) Address Mask Register n Name: TWAMR **Offset:** 0xBD + n\*0x20 [n=0..1] Reset: 0x00 Property: - | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |--------|-----|-----|-----|-----------|-----|-----|-----|---| | | | | | TWAM[6:0] | | | | | | Access | R/W | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | # Bits 7:1 - TWAM[6:0] TWI (Slave) Address The TWAMRn can be loaded with a 7-bit Slave Address mask. Each of the bits in TWAMRn can mask (disable) the corresponding address bits in the TWI Address Register n (TWARn). If the mask bit is set to one then the address match logic ignores the compare between the incoming address bit and the corresponding bit in TWARn. Figure 26-22. Address Match Logic, Example For TWI0 # 27. AC - Analog Comparator ### 27.1 Overview The analog comparator evaluates the input values on the positive pin AIN0 and negative pin AIN1. When the voltage on the positive pin AIN0 is higher than the voltage on the negative pin AIN1, the Analog Comparator Output (ACO) is set. The comparator's output can be set to trigger the Timer/Counter1 input capture function. In addition, the comparator can trigger a separate interrupt, exclusive to the analog comparator. The user can select Interrupt triggering on comparator output rise, fall or toggle. A block diagram of the comparator and its surrounding logic is shown below. The power reduction ADC bit in the Power Reduction Register (PRR0.PRADC) must be written to '0' in order to be able to use the ADC input MUX. Figure 27-1. Analog Comparator Block Diagram Note: Refer to the Pin Configuration and the I/O Ports description for Analog Comparator pin placement ### **Related Links** I/O-Ports PRR0 Pin Configurations Power Management and Sleep Modes Minimizing Power Consumption # 27.2 Analog Comparator Multiplexed Input It is possible to select any of the ADC[7:0] pins to replace the negative input to the analog comparator. The ADC multiplexer is used to select this input, and consequently, the ADC must be switched off to utilize this feature. If the Analog Comparator Multiplexer Enable bit in the ADC Control and Status Register B (ADCSRB.ACME) is '1' and the ADC is switched off (ADCSRA.ADEN=0), the three least significant analog channel selection bits in the ADC Multiplexer Selection register (ADMUX.MUX[2:0]) select the input pin to replace the negative input to the analog comparator, as shown in the table below. When ADCSRB.ACME=0 or ADCSRA.ADEN=1, AIN1 is applied to the negative input of the analog comparator. Table 27-1. Analog Comparator Multiplexed Input | ACME | ADEN | MUX[2:0] | Analog Comparator Negative Input | |------|------|----------|----------------------------------| | 0 | x | xxx | AIN1 | | 1 | 1 | xxx | AIN1 | | 1 | 0 | 000 | ADC0 | | 1 | 0 | 001 | ADC1 | | 1 | 0 | 010 | ADC2 | | 1 | 0 | 011 | ADC3 | | 1 | 0 | 100 | ADC4 | | 1 | 0 | 101 | ADC5 | | 1 | 0 | 110 | ADC6 | | 1 | 0 | 111 | ADC7 | # 27.3 Register Description # 27.3.1 Analog Comparator Control and Status Register Name: ACSR Offset: 0x50 Reset: N/A **Property:** When addressing as I/O Register: address offset is 0x30 When addressing I/O registers as data space using LD and ST instructions, the provided offset must be used. When using the I/O specific commands IN and OUT, the offset is reduced by 0x20, resulting in an I/O address offset within 0x00 - 0x3F. The device is a complex microcontroller with more peripheral units than can be supported within the 64 locations reserved in Opcode for the IN and OUT instructions. For the extended I/O space from 0x60 in SRAM, only the ST/STS/STD and LD/LDS/LDD instructions can be used. | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |--------|-----|------|-----|-----|------|------|------------|-----| | | ACD | ACBG | ACO | ACI | ACIE | ACIC | ACIS [1:0] | | | Access | R/W | R/W | R | R/W | R/W | R/W | R/W | R/W | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | ### Bit 7 - ACD Analog Comparator Disable When this bit is written logic one, the power to the analog comparator is switched off. This bit can be set at any time to turn off the analog comparator. This will reduce power consumption in Active and Idle mode. When changing the ACD bit, the analog comparator interrupt must be disabled by clearing the ACIE bit in ACSR. Otherwise, an interrupt can occur when the bit is changed. ### Bit 6 - ACBG Analog Comparator Bandgap Select When this bit is set, a fixed bandgap reference voltage replaces the positive input to the analog comparator. When this bit is cleared, AIN0 is applied to the positive input of the analog comparator. When the bandgap reference is used as input to the analog comparator, it will take a certain time for the voltage to stabilize. If not stabilized, the first conversion may give a wrong value. ### Bit 5 – ACO Analog Comparator Output The output of the analog comparator is synchronized and then directly connected to ACO. The synchronization introduces a delay of 1 - 2 clock cycles. ### Bit 4 – ACI Analog Comparator Interrupt Flag This bit is set by hardware when a comparator output event triggers the interrupt mode defined by ACIS1 and ACIS0. The analog comparator interrupt routine is executed if the ACIE bit is set and the I-bit in SREG is set. ACI is cleared by hardware when executing the corresponding interrupt handling vector. Alternatively, ACI is cleared by writing a logic one to the flag. ### Bit 3 – ACIE Analog Comparator Interrupt Enable When the ACIE bit is written logic one and the I-bit in the status register is set, the analog comparator interrupt is activated. When written logic zero, the interrupt is disabled. #### Bit 2 – ACIC Analog Comparator Input Capture Enable When written logic one, this bit enables the input capture function in Timer/Counter1 to be triggered by the analog comparator. The comparator output is in this case directly connected to the input capture frontend logic, making the comparator utilize the noise canceler and edge select features of the Timer/ Counter1 input capture interrupt. When written logic zero, no connection between the analog comparator and the input capture function exists. To make the comparator trigger the Timer/Counter1 input capture interrupt, the ICIE1 bit in the Timer Interrupt Mask Register (TIMSK1) must be set. # Bits 1:0 – ACIS [1:0] Analog Comparator Interrupt Mode Select These bits determine which comparator events that trigger the analog comparator interrupt. ### Table 27-2. ACIS[1:0] Settings | ACIS1 | ACIS0 | Interrupt Mode | |-------|-------|----------------------------------------------| | 0 | 0 | Comparator interrupt on output toggle. | | 0 | 1 | Reserved | | 1 | 0 | Comparator interrupt on falling output edge. | | 1 | 1 | Comparator interrupt on rising output edge. | When changing the ACIS1/ACIS0 bits, the analog comparator Interrupt must be disabled by clearing its interrupt enable bit in the ACSR register. Otherwise, an interrupt can occur when the bits are changed. # 27.3.2 Digital Input Disable Register 1 Name: DIDR1 Offset: 0x7F Reset: 0x00 Property: - | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |--------|---|---|---|---|---|---|-------|-------| | | | | | | | | AIN1D | AIN0D | | Access | R | R | R | R | R | R | R/W | R/W | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | Bits 0, 1 - AIND AIN Digital Input Disable When this bit is written logic one, the digital input buffer on the AIN1/0 pin is disabled. The corresponding PIN Register bit will always read as zero when this bit is set. When an analog signal is applied to the AIN1/0 pin and the digital input from this pin is not needed, this bit should be written logic one to reduce power consumption in the digital input buffer. # 28. ADC - Analog-to-Digital Converter ### 28.1 Features - 10-bit Resolution - 0.5 LSB Integral Non-Linearity - ±2 LSB Absolute Accuracy - 13 260 µs Conversion Time - Up to 76.9 kSPS (Up to 15 kSPS at Maximum Resolution) - Six Multiplexed Single Ended Input Channels - Two Additional Multiplexed Single Ended Input Channels (TQFP and QFN Package only) - Temperature Sensor Input Channel - Optional Left Adjustment for ADC Result Readout - 0 V<sub>CC</sub> ADC Input Voltage Range - Selectable 1.1V ADC Reference Voltage - Free Running or Single Conversion Mode - Interrupt on ADC Conversion Complete - Sleep Mode Noise Canceler ### 28.2 Overview The device features a 10-bit successive approximation ADC. The ADC is connected to an 8-channel analog multiplexer which allows eight single-ended voltage inputs constructed from the pins of Port A. The single-ended voltage inputs refer to 0V (GND). The ADC contains a sample and hold circuit, which ensures that the input voltage to the ADC is held at a constant level during conversion. A block diagram of the ADC is shown below. The ADC has a separate analog supply voltage pin, $AV_{CC}$ . $AV_{CC}$ must not differ more than $\pm 0.3V$ from $V_{CC}$ . See section ADC Noise Canceler on how to connect this pin. The Power Reduction ADC bit in the Power Reduction Register (PRR0.PRADC) must be written to '0' in order to enable the ADC. The ADC converts an analog input voltage to a 10-bit digital value through successive approximation. The minimum value represents GND and the maximum value represents the voltage on the AREF pin minus 1 LSB. Optionally, $AV_{CC}$ or an internal 1.1V reference voltage may be connected to the AREF pin by writing to the REFSn bits in the ADMUX Register. The internal voltage reference must be decoupled by an external capacitor at the AREF pin to improve noise immunity. Figure 28-1. Analog-to-Digital Converter Block Schematic Operation The analog input channel is selected by writing to the MUX bits in the ADC Multiplexer Selection register ADMUX.MUX[3:0]. Any of the ADC input pins, as well as GND and a fixed bandgap voltage reference, can be selected as single ended inputs to the ADC. The ADC is enabled by writing a '1' to the ADC Enable bit in the ADC Control and Status Register A (ADCSRA.ADEN). Voltage reference and input channel selections will not take effect until ADEN is set. The ADC does not consume power when ADEN is cleared, so it is recommended to switch the ADC OFF before entering the power-saving sleep modes. The ADC generates a 10-bit result which is presented in the ADC Data registers, ADCH and ADCL. By default, the result is presented right adjusted, but can optionally be presented left adjusted by setting the ADC Left Adjust Result bit ADMUX.ADLAR. If the result is left adjusted and no more than 8-bit precision is required, it is sufficient to read ADCH. Otherwise, ADCL must be read first, then ADCH, to ensure that the content of the data registers belongs to the same conversion: Once ADCL is read, the ADC access to the data registers is blocked. This means that if ADCL has been read, and a second conversion completes before ADCH is read, neither register is updated and the result from the second conversion is lost. When ADCH is read, ADC access to the ADCH and ADCL registers is re-enabled. The ADC has its own interrupt which can be triggered when a conversion completes. When ADC access to the data registers is prohibited between the reading of ADCH and ADCL, the interrupt will trigger even if the result is lost. ### **Related Links** Power Management and Sleep Modes Power Reduction Register # 28.3 Starting a Conversion A single conversion is started by writing a '0' to the Power Reduction ADC bit in the Power Reduction Register (PRR0.PRADC), and writing a '1' to the ADC Start Conversion bit in the ADC Control and Status Register A (ADCSRA.ADSC). ADCS will stay high as long as the conversion is in progress, and will be cleared by hardware when the conversion is completed. If a different data channel is selected while a conversion is in progress, the ADC will finish the current conversion before performing the channel change. Alternatively, a conversion can be triggered automatically by various sources. Auto triggering is enabled by setting the ADC Auto Trigger Enable bit (ADCSRA.ADATE). The trigger source is selected by setting the ADC Trigger Select bits in the ADC Control and Status Register B (ADCSRB.ADTS). See the description of the ADCSRB.ADTS for a list of available trigger sources. When a positive edge occurs on the selected trigger signal, the ADC prescaler is reset and a conversion is started. This provides a method of starting conversions at fixed intervals. If the trigger signal still is set when the conversion completes, a new conversion will not be started. If another positive edge occurs on the trigger signal during conversion, the edge will be ignored. Note that an interrupt flag will be set even if the specific interrupt is disabled or the Global Interrupt Enable bit in the AVR Status Register (SREG.I) is cleared. A conversion can thus be triggered without causing an interrupt. However, the interrupt flag must be cleared in order to trigger a new conversion at the next interrupt event. Figure 28-2. ADC Auto Trigger Logic Using the ADC interrupt flag as a trigger source makes the ADC start a new conversion as soon as the ongoing conversion has finished. The ADC then operates in Free Running mode, constantly sampling and updating the ADC data register. The first conversion must be started by writing a '1' to ADCSRA.ADSC. In this mode, the ADC will perform successive conversions independently of whether the ADC Interrupt Flag (ADIF) is cleared or not. If Auto triggering is enabled, single conversions can be started by writing ADCSRA.ADSC to '1'. ADSC can also be used to determine if a conversion is in progress. The ADSC bit will be read as '1' during a conversion, independently of how the conversion was started. # 28.4 Prescaling and Conversion Timing Figure 28-3. ADC Prescaler By default, the successive approximation circuitry requires an input clock frequency between 50 kHz and 200 kHz to get maximum resolution. If a lower resolution than 10 bits is needed, the input clock frequency to the ADC can be higher than 200 kHz to get a higher sample rate. The ADC module contains a prescaler, which generates an acceptable ADC clock frequency from any CPU frequency above 100 kHz. The prescaling is selected by the ADC Prescaler Select bits in the ADC Control and Status Register A (ADCSRA.ADPS). The prescaler starts counting from the moment the ADC is switched on by writing the ADC Enable bit ADCSRA.ADEN to '1'. The prescaler keeps running for as long as ADEN=1 and is continuously reset when ADEN=0. When initiating a single ended conversion by writing a '1' to the ADC Start Conversion bit (ADCSRA.ADSC), the conversion starts at the following rising edge of the ADC clock cycle. A normal conversion takes 13 ADC clock cycles. The first conversion after the ADC is switched on (i.e., ADCSRA.ADEN is written to '1') takes 25 ADC clock cycles in order to initialize the analog circuitry. When the bandgap reference voltage is used as input to the ADC, it will take a certain time for the voltage to stabilize. If not stabilized, the first value read after the first conversion may be wrong. The actual sample-and-hold takes place 1.5 ADC clock cycles after the start of a normal conversion and 13.5 ADC clock cycles after the start of a first conversion. When a conversion is complete, the result is written to the ADC Data Registers (ADCL and ADCH), and the ADC Interrupt Flag (ADCSRA.ADIF) is set. In Single Conversion mode, ADCSRA.ADSC is cleared simultaneously. The software may then set ADCSRA.ADSC again, and a new conversion will be initiated on the first rising ADC clock edge. When auto triggering is used, the prescaler is reset when the trigger event occurs. This assures a fixed delay from the trigger event to the start of conversion. In this mode, the sample-and-hold takes place two ADC clock cycles after the rising edge on the trigger source signal. Three additional CPU clock cycles are used for synchronization logic. In Free Running mode, a new conversion will be started immediately after the conversion completes, while ADCRSA.ADSC remains high. See also the ADC conversion time table below. Figure 28-4. ADC Timing Diagram, First Conversion (Single Conversion Mode) Figure 28-5. ADC Timing Diagram, Single Conversion Figure 28-7. ADC Timing Diagram, Free Running Conversion Table 28-1. ADC Conversion Time | Condition | Sample & Hold<br>[Cycles from Start of Conversion] | Conversion Time<br>[Cycles] | |----------------------------------|----------------------------------------------------|-----------------------------| | First conversion | 13.5 | 25 | | Normal conversions, single ended | 1.5 | 13 | | Auto Triggered conversions | 2 | 13.5 | # 28.5 Changing Channel or Reference Selection The analog channel selection bits (MUX) and the Reference Selection bits (REFS) bits in the ADC Multiplexer Selection Register (ADMUX.MUX and ADMUX.REFS) are single buffered through a temporary register to which the CPU has random access. This ensures that the channels and reference selection only takes place at a safe point during the conversion. The channel and reference selection is continuously updated until a conversion is started. Once the conversion starts, the channel and reference selection is locked to ensure a sufficient sampling time for the ADC. Continuous updating resumes in the last ADC clock cycle before the conversion completes (indicated by ADCSRA.ADIF set). Note that the conversion starts on the following rising ADC clock edge after ADSC is written. The user is thus advised not to write new channel or reference selection values to ADMUX until one ADC clock cycle after the ADC Start Conversion bit (ADCRSA.ADSC) was written. If auto triggering is used, the exact time of the triggering event can be indeterministic. Special care must be taken when updating the ADMUX register, in order to control which conversion will be affected by the new settings. If both the ADC Auto Trigger Enable and ADC Enable bits (ADCRSA.ADATE, ADCRSA.ADEN) are written to '1', an interrupt event can occur at any time. If the ADMUX Register is changed in this period, the user cannot tell if the next conversion is based on the old or the new settings. ADMUX can be safely updated in the following ways: - 1. When ADATE or ADEN is cleared. - 1.1. During conversion, minimum one ADC clock cycle after the trigger event. - 1.2. After a conversion, before the Interrupt Flag used as trigger source is cleared. When updating ADMUX in one of these conditions, the new settings will affect the next ADC conversion. ### 28.5.1 ADC Input Channels When changing channel selections, the user should observe the following guidelines to ensure that the correct channel is selected: - In Single Conversion mode, always select the channel before starting the conversion. The channel selection may be changed one ADC clock cycle after writing one to ADSC. However, the simplest method is to wait for the conversion to complete before changing the channel selection. - In Free Running mode, always select the channel before starting the first conversion. The channel selection may be changed one ADC clock cycle after writing one to ADSC. However, the simplest method is to wait for the first conversion to complete and then change the channel selection. Since the next conversion has already started automatically, the next result will reflect the previous channel selection. Subsequent conversions will reflect the new channel selection. The user is advised not to write new channel or reference selection values during the Free Running mode. # 28.5.2 ADC Voltage Reference The reference voltage for the ADC ( $V_{REF}$ ) indicates the conversion range for the ADC. Single-ended channels that exceed $V_{REF}$ will result in codes close to 0x3FF. $V_{REF}$ can be selected as either AV<sub>CC</sub>, internal 1.1V reference, or external AREF pin. $AV_{CC}$ is connected to the ADC through a passive switch. The internal 1.1V reference is generated from the internal bandgap reference ( $V_{BG}$ ) through an internal amplifier. In either case, the external AREF pin is directly connected to the ADC, and the reference voltage can be made more immune to noise by connecting a capacitor between the AREF pin and ground. $V_{REF}$ can also be measured at the AREF pin with a high impedance voltmeter. Note that $V_{REF}$ is a high impedance source, and only a capacitive load should be connected to a system. If the user has a fixed voltage source connected to the AREF pin, the user may not use the other reference voltage options in the application, as they will be shorted to the external voltage. If no external voltage is applied to the AREF pin, the user may switch between AV<sub>CC</sub> and 1.1V as reference selection. The first ADC conversion result after switching reference voltage source may be inaccurate, and the user is advised to discard this result. ### 28.6 ADC Noise Canceler The ADC features a noise canceler that enables conversion during sleep mode to reduce noise induced from the CPU core and other I/O peripherals. The noise canceler can be used with ADC Noise Reduction and Idle mode. To make use of this feature, the following procedure should be used: - 1. Make sure that the ADC is enabled and is not busy converting. Single Conversion mode must be selected and the ADC conversion complete interrupt must be enabled. - 2. Enter ADC Noise Reduction mode (or Idle mode). The ADC will start a conversion once the CPU has been halted. - 3. If no other interrupts occur before the ADC conversion completes, the ADC interrupt will wake up the CPU and execute the ADC Conversion Complete interrupt routine. If another interrupt wakes up the CPU before the ADC conversion is complete, that interrupt will be executed, and an ADC Conversion Complete interrupt request will be generated when the ADC conversion completes. The CPU will remain in active mode until a new sleep command is executed. **Note:** The ADC will not be automatically turned off when entering other sleep modes than Idle mode and ADC Noise Reduction mode. The user is advised to write zero to ADCRSA.ADEN before entering such sleep modes to avoid excessive power consumption. ### 28.6.1 Analog Input Circuitry The analog input circuitry for single ended channels is illustrated below. An analog source applied to ADCn is subjected to the pin capacitance and input leakage of that pin, regardless of whether that channel is selected as input for the ADC. When the channel is selected, the source must drive the S/H capacitor through the series resistance (combined resistance in the input path). The ADC is optimized for analog signals with an output impedance of approximately $10 \text{ k}\Omega$ or less. If such a source is used, the sampling time will be negligible. If a source with higher impedance is used, the sampling time will depend on how long time the source needs to charge the S/H capacitor, with can vary widely. The user is recommended to use only low impedance sources with slowly varying signals since this minimizes the required charge transfer to the S/H capacitor. Signal components higher than the Nyquist frequency ( $f_{ADC}/2$ ) should not be present for either kind of channels, to avoid distortion from unpredictable signal convolution. The user is advised to remove high frequency components with a low-pass filter before applying the signals as inputs to the ADC. Figure 28-8. Analog Input Circuitry ### 28.6.2 Analog Noise Canceling Techniques Digital circuitry inside and outside the device generates EMI which might affect the accuracy of analog measurements. If conversion accuracy is critical, the noise level can be reduced by applying the following techniques: - 1. Keep analog signal paths as short as possible. Make sure analog tracks run over the analog ground plane, and keep them well away from high-speed switching digital tracks. - 1.1. The $AV_{CC}$ pin on the device should be connected to the digital $V_{CC}$ supply voltage via an LC network as shown in the figure below. - 1.2. Use the ADC noise canceler function to reduce induced noise from the CPU. - 1.3. If any ADC [3:0] port pins are used as digital outputs, it is essential that these do not switch while a conversion is in progress. However, using the two-wire Interface (ADC4 and ADC5) will only affect the conversion on ADC4 and ADC5 and not the other ADC channels. Figure 28-9. ADC Power Connections **Note:** If the resistivity in the inductor is too high, the AV<sub>CC</sub> may exceed its range, $V_{CC}$ - 0.3V < AV<sub>CC</sub> < $V_{CC}$ + 0.3V. ### 28.6.3 ADC Accuracy Definitions An n-bit single-ended ADC converts a voltage linearly between GND and $V_{REF}$ in $2^n$ steps (LSBs). The lowest code is read as 0, and the highest code is read as $2^n$ -1. Several parameters describe the deviation from the ideal behavior: Offset: The deviation of the first transition (0x000 to 0x001) compared to the ideal transition (at 0.5 LSB). Ideal value: 0 LSB. Figure 28-10. Offset Error Gain error: After adjusting for offset, the gain error is found as the deviation of the last transition (0x3FE to 0x3FF) compared to the ideal transition (at 1.5 LSB below maximum). Ideal value: 0 LSB. Figure 28-11. Gain Error Integral Non-linearity (INL): After adjusting for offset and gain error, the INL is the maximum deviation of an actual transition compared to an ideal transition for any code. Ideal value: 0 LSB. Figure 28-12. Integral Non-Linearity (INL) Differential Non-linearity (DNL): The maximum deviation of the actual code width (the interval between two adjacent transitions) from the ideal code width (1 LSB). Ideal value: 0 LSB. Figure 28-13. Differential Non-Linearity (DNL) - Quantization Error: Due to the quantization of the input voltage into a finite number of codes, a range of input voltages (1 LSB wide) will code to the same value. Always ±0.5 LSB. - Absolute accuracy: The maximum deviation of an actual (unadjusted) transition compared to an ideal transition for any code. This is the compound effect of offset, gain error, differential error, nonlinearity, and quantization error. Ideal value: ±0.5 LSB. # 28.7 ADC Conversion Result After the conversion is complete (ADCSRA.ADIF is set), the conversion result can be found in the ADC Result Registers (ADCL, ADCH). For single-ended conversion, the result is $$ADC = \frac{V_{\rm IN} \cdot 1024}{V_{\rm REF}}$$ where $V_{\rm IN}$ is the voltage on the selected input pin, and $V_{\rm REF}$ the selected voltage reference (see also descriptions of ADMUX.REFSn and ADMUX.MUX). 0x000 represents analog ground, and 0x3FF represents the selected reference voltage minus one LSB. # 28.8 Temperature Measurement The temperature measurement is based on an on-chip temperature sensor that is coupled to a single ended temperature sensor channel. Selecting the temperature sensor channel by writing ADMUX.MUX[3:0] to '1000' enables the temperature sensor. The internal 1.1V voltage reference must also be selected for the ADC voltage reference source in the temperature sensor measurement. When the temperature sensor is enabled, the ADC converter can be used in single conversion mode to measure the voltage over the temperature sensor. The measured voltage has a linear relationship to the temperature as described in the following table. The voltage sensitivity is approximately 1 LSB/ $^{\circ}$ C, the accuracy of the temperature measurement is $\pm 10^{\circ}$ C assuming calibration at room temperature. Better accuracies are achieved by using two temperature points for calibration. Table 28-2. Temperature vs. Sensor Output Voltage (Typical Case) | Temperature | -40°C | 25°C | +105°C | |-------------|---------|---------|---------| | ADC | 205 LSB | 270 LSB | 350 LSB | The values described in the table above are typical values. However, due to process variation the temperature sensor output voltage varies from one chip to another. To be capable of achieving more accurate results the temperature measurement can be calibrated in the application software. The software calibration can be done using the formula: $$T = \{ [(ADCH << 8) | ADCL] - T_{OS} \} / k$$ where ADCH and ADCL are the ADC data registers, *k* is a fixed coefficient and T<sub>OS</sub> is the temperature sensor offset. Typically, k is very close to 1.0 and in single-point calibration the coefficient may be omitted. Gain and offset varies from device to device, so calibration has to be done for each device. Refer to AVR122: Calibration of the AVR's Internal Temperature Reference for the detail. # 28.9 Register Description # 28.9.1 ADC Multiplexer Selection Register Name: ADMUX Offset: 0x7C Reset: 0x00 Property: - | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | |--------|-----|---------|-------|---|-----|-----|-------|-----|--| | | REF | S [1:0] | ADLAR | | | MUX | [3:0] | | | | Access | R/W | R/W | R/W | | R/W | R/W | R/W | R/W | | | Reset | 0 | 0 | 0 | | 0 | 0 | 0 | 0 | | # Bits 7:6 – REFS [1:0] Reference Selection These bits select the voltage reference for the ADC. If these bits are changed during a conversion, the change will not go into effect until this conversion is complete (ADIF in ADCSRA is set). The internal voltage reference options may not be used if an external reference voltage is being applied to the AREF pin. Table 28-3. ADC Voltage Reference Selection | REFS[1:0] | Voltage Reference Selection | |-----------|---------------------------------------------------------------------| | 00 | AREF, Internal V <sub>ref</sub> turned OFF | | 01 | AV <sub>CC</sub> with external capacitor at AREF pin | | 10 | Reserved | | 11 | Internal 1.1V voltage reference with external capacitor at AREF pin | #### Bit 5 - ADLAR ADC Left Adjust Result The ADLAR bit affects the presentation of the ADC conversion result in the ADC data register. Write one to ADLAR to left adjust the result. Otherwise, the result is right adjusted. Changing the ADLAR bit will affect the ADC data register immediately, regardless of any ongoing conversions. For a complete description of this bit, refer to ADCL and ADCH. ### Bits 3:0 - MUX [3:0] Analog Channel Selection The value of these bits selects which analog inputs are connected to the ADC. If these bits are changed during a conversion, the change will not go in effect until this conversion is complete (ADIF in ADCSRA is set). Table 28-4. Input Channel Selection | MUX[3:0] | Single Ended Input | |----------|--------------------| | 0000 | ADC0 | | 0001 | ADC1 | | 0010 | ADC2 | | 0011 | ADC3 | | 0100 | ADC4 | # ATmega328PB # ADC - Analog-to-Digital Converter | MUX[3:0] | Single Ended Input | |----------|-------------------------| | 0101 | ADC5 | | 0110 | ADC6 | | 0111 | ADC7 | | 1000 | Temperature sensor | | 1001 | Reserved | | 1010 | Reserved | | 1011 | Reserved | | 1100 | Reserved | | 1101 | Reserved | | 1110 | 1.1V (V <sub>BG</sub> ) | | 1111 | 0V (GND) | # **Related Links** ADCL and ADCH # 28.9.2 ADC Control and Status Register A Name: ADCSRA Offset: 0x7A Reset: 0x00 Property: - | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |--------|------|------|-------|------|------|-----|------------|-----| | | ADEN | ADSC | ADATE | ADIF | ADIE | | ADPS [2:0] | | | Access | R/W | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | #### Bit 7 - ADEN ADC Enable Writing this bit to one enables the ADC. By writing it to zero, the ADC is turned off. Turning the ADC off while a conversion is in progress, will terminate this conversion. ### Bit 6 - ADSC ADC Start Conversion In Single Conversion mode, write this bit to one to start each conversion. In Free Running mode, write this bit to one to start the first conversion. The first conversion after ADSC has been written after the ADC has been enabled, or if ADSC is written at the same time as the ADC is enabled, will take 25 ADC clock cycles instead of the normal 13. This first conversion performs initialization of the ADC. ADSC will read as one as long as a conversion is in progress. When the conversion is complete, it returns to zero. Writing zero to this bit has no effect. ### Bit 5 - ADATE ADC Auto Trigger Enable When this bit is written to one, auto triggering of the ADC is enabled. The ADC will start a conversion on a positive edge of the selected trigger signal. The trigger source is selected by setting the ADC trigger select bits, ADTS in ADCSRB. ### Bit 4 - ADIF ADC Interrupt Flag This bit is set when an ADC conversion completes and the data registers are updated. The ADC conversion complete interrupt is executed if the ADIE bit and the I-bit in SREG are set. ADIF is cleared by hardware when executing the corresponding interrupt handling vector. Alternatively, ADIF is cleared by writing a logical one to the flag. Beware that if doing a Read-Modify-Write on ADCSRA, a pending interrupt can be disabled. This also applies if the SBI and CBI instructions are used. ### Bit 3 - ADIE ADC Interrupt Enable When this bit is written to one and the I-bit in SREG is set, the ADC conversion complete interrupt is activated. ### Bits 2:0 - ADPS [2:0] ADC Prescaler Select These bits determine the division factor between the system clock frequency and the input clock to the ADC. # Table 28-5. Input Channel Selection | ADPS[2:0] | Division Factor | |-----------|-----------------| | 000 | 2 | | 001 | 2 | | 010 | 4 | | 011 | 8 | | 100 | 16 | | 101 | 32 | | 110 | 64 | | 111 | 128 | # 28.9.3 ADC Data Register Low and High Byte (ADLAR=0) Name: ADCL and ADCH Offset: 0x78 Reset: 0x00 Property: ADLAR = 0 The ADCL and ADCH register pair represents the 16-bit value, ADC data register. The low byte [7:0] (suffix L) is accessible at the original offset. The high byte [15:8] (suffix H) can be accessed at offset + 0x01. For more details on reading and writing 16-bit registers, refer to *Accessing 16-bit Timer/Counter Registers*. When an ADC conversion is complete, the result is found in these two registers. When ADCL is read, the ADC data register is not updated until ADCH is read. Consequently, if the result is left adjusted and no more than 8-bit precision is required, it is sufficient to read ADCH. Otherwise, ADCL must be read first, then ADCH. The ADLAR bit and the MUXn bits in ADMUX affect the way the result is read from the registers. If ADLAR is set (ADLAR=1), the result is left adjusted. If ADLAR is cleared (ADLAR=0, which is the default value), the result is right adjusted. | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | |--------|----|----|----|-----|-------|----|-----|-------| | | | | | | | | ADC | [9:8] | | Access | | | | | | | R | R | | Reset | | | | | | | 0 | 0 | | | | | | | | | | | | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | ADC | [7:0] | | | | | Access | R | R | R | R | R | R | R | R | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | Bits 9:0 - ADC[9:0] ADC Conversion Result These bits represent the result from the conversion. Refer to ADC Conversion Result for details. #### **Related Links** Accessing 16-bit Timer/Counter Registers # 28.9.4 ADC Data Register Low and High Byte (ADLAR=1) Name: ADCL and ADCH Offset: 0x78 Reset: 0x00 Property: ADLAR = 1 The ADCL and ADCH register pair represents the 16-bit value, ADC data register. The low byte [7:0] (suffix L) is accessible at the original offset. The high byte [15:8] (suffix H) can be accessed at offset + 0x01. For more details on reading and writing 16-bit registers, refer to *Accessing 16-bit Timer/Counter Registers*. When an ADC conversion is complete, the result is found in these two registers. When ADCL is read, the ADC data register is not updated until ADCH is read. Consequently, if the result is left adjusted and no more than 8-bit precision is required, it is sufficient to read ADCH. Otherwise, ADCL must be read first, then ADCH. The ADLAR bit and the MUXn bits in ADMUX affect the way the result is read from the registers. If ADLAR is set (ADLAR=1), the result is left adjusted. If ADLAR is cleared (ADLAR=0, which is the default value), the result is right adjusted. | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | |--------|-----|-------|----|-----|-------|----|---|---| | | | | | ADC | [9:2] | | | | | Access | R | R | R | R | R | R | R | R | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | ADO | [1:0] | | | | | | | | Access | R | R | • | | | | | | | Reset | 0 | 0 | | | | | | | Bits 15:6 - ADC[9:0] ADC Conversion Result These bits represent the result from the conversion. Refer to ADC Conversion Result for details. #### **Related Links** Accessing 16-bit Timer/Counter Registers # 28.9.5 ADC Control and Status Register B Name: ADCSRB Offset: 0x7B Reset: 0x00 Property: - | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |--------|---|------|---|---|---|-----|------------|-----| | | | ACME | | | | | ADTS [2:0] | | | Access | | R/W | | | | R/W | R/W | R/W | | Reset | | 0 | | | | 0 | 0 | 0 | ### Bit 6 - ACME Analog Comparator Multiplexer Enable When this bit is written logic one and the ADC is switched off (ADEN in ADCSRA is zero), the ADC multiplexer selects the negative input to the analog comparator. When this bit is written logic zero, AIN1 is applied to the negative input of the analog comparator. For a detailed description of this bit, see *Analog Comparator Multiplexed Input*. ### Bits 2:0 - ADTS [2:0] ADC Auto Trigger Source If ADATE in ADCSRA is written to one, the value of these bits selects which source will trigger an ADC conversion. If ADATE is cleared, the ADTS[2:0] settings will have no effect. A conversion will be triggered by the rising edge of the selected interrupt flag. Note that switching from a trigger source that is cleared to a trigger source that is set, will generate a positive edge on the trigger signal. If ADEN in ADCSRA is set, this will start a conversion. Switching to Free Running mode (ADTS[2:0]=0) will not cause a trigger event, even if the ADC interrupt flag is set. Table 28-6. ADC Auto Trigger Source Selection | ADTS[2:0] | Trigger Source | |-----------|--------------------------------| | 000 | Free Running mode | | 001 | Analog Comparator | | 010 | External Interrupt Request 0 | | 011 | Timer/Counter0 Compare Match A | | 100 | Timer/Counter0 Overflow | | 101 | Timer/Counter1 Compare Match B | | 110 | Timer/Counter1 Overflow | | 111 | Timer/Counter1 Capture Event | ### **Related Links** **Analog Comparator Multiplexed Input** # 28.9.6 Digital Input Disable Register 0 Name: DIDR0 Offset: 0x7E Reset: 0x00 Property: When the respective bits are written to logic one, the digital input buffer on the corresponding ADC pin is disabled. The corresponding PIN Register bit will always read as zero when this bit is set. When an analog signal is applied to the ADC7...0 pin and the digital input from this pin is not needed, this bit should be written logic one to reduce power consumption in the digital input buffer. | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |--------|-------|-------|-------|-------|-------|-------|-------|-------| | | ADC7D | ADC6D | ADC5D | ADC4D | ADC3D | ADC2D | ADC1D | ADC0D | | Access | R/W | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | Bits 0, 1, 2, 3, 4, 5, 6, 7 - ADCD ADC Digital Input Disable # 29. PTC - Peripheral Touch Controller ### 29.1 Features - Low-power, high-sensitivity, environmentally robust capacitive touch buttons, sliders, and wheels - Supports wake-up on touch from power-save Sleep mode - Supports mutual capacitance and self-capacitance sensing - 144 buttons in mutual-capacitance mode - 24 buttons in self-capacitance mode - Mix-and-match mutual-and self-capacitance sensors - One pin per electrode no external components - Load compensating charge sensing - Parasitic capacitance compensation and adjustable gain for superior sensitivity - Zero drift over the temperature and V<sub>DD</sub> range - Auto calibration and recalibration of sensors - Single-shot charge measurement - Hardware noise filtering and noise signal desynchronization for high conducted immunity - · Selectable channel change delay allows choosing the settling time on a new channel, as required - Acquisition-start triggered by command or through auto-triggering feature - · Low CPU utilization through interrupt on acquisition-complete ### 29.2 Overview The Peripheral Touch Controller (PTC) acquires signals in order to detect a touch on the capacitive sensors. The external capacitive touch sensor is typically formed on a PCB, and the sensor electrodes are connected to the analog front end of the PTC through the I/O pins in the device. The PTC supports both self- and mutual-capacitance sensors. In the mutual-capacitance mode, sensing is done using capacitive touch matrices in various X-Y configurations, including indium tin oxide (ITO) sensor grids. The PTC requires one pin per X-line and one pin per Y-line. In the self-capacitance mode, the PTC requires only one pin (Y-line) for each touch sensor. The number of available pins and the assignment of X- and Y-lines is depending on both package type and device configuration. Refer to the Configuration Summary and I/O Multiplexing table for details. # 29.3 Block Diagram Figure 29-1. PTC Block Diagram Mutual-Capacitance Figure 29-2. PTC Block Diagram Self-Capacitance ### 29.4 Signal Description Table 29-1. Signal Description for PTC | Name | Туре | Description | |--------|---------|-----------------------| | Y[m:0] | Analog | Y-line (Input/Output) | | X[n:0] | Digital | X-line (Output) | Note: The number of X- and Y-lines are device dependent. Refer to Configuration Summary for details. Refer to *I/O Multiplexing and Considerations* for details on the pin mapping for this peripheral. One signal can be mapped on several pins. ### 29.5 System Dependencies In order to use this Peripheral, configure the other components of the system as described in the following sections. #### 29.5.1 I/O Lines The I/O lines used for analog X-lines and Y-lines must be connected to external capacitive touch sensor electrodes. External components are not required for normal operation. However, to improve the EMC performance, a series resistor of 1 k $\Omega$ or more can be used on X-lines and Y-lines. #### 29.5.1.1 Mutual-Capacitance Sensor Arrangement A mutual-capacitance sensor is formed between two I/O lines - an X electrode for transmitting and Y electrode for sensing. The mutual capacitance between the X and Y electrode is measured by the Peripheral Touch Controller. Figure 29-3. Mutual Capacitance Sensor Arrangement #### 29.5.1.2 Self-Capacitance Sensor Arrangement A self-capacitance sensor is connected to a single pin on the Peripheral Touch Controller through the Y electrode for sensing the signal. The sense electrode capacitance is measured by the Peripheral Touch Controller. Figure 29-4. Self-Capacitance Sensor Arrangement For more information about designing the touch sensor, refer to Buttons, Sliders and Wheels Touch Sensor Design Guide. #### 29.6 **Functional Description** In order to access the PTC, the user must use the Atmel Start QTouch® Configurator to configure and link the QTouch Library firmware with the application software. QTouch Library can be used to implement buttons, sliders, and wheels in a variety of combinations on a single interface. Figure 29-5. QTouch Library Usage For more information about QTouch Library, refer to the QTouch Library Peripheral Touch Controller User Guide. # 30. debugWIRE On-chip Debug System #### 30.1 Features - Complete Program Flow Control - Emulates All On-chip Functions, Both Digital and Analog, except RESET Pin - Real-time Operation - Symbolic Debugging Support (Both at C and Assembler Source Level, or for Other HLLs) - Unlimited Number of Program Break Points (Using Software Break Points) - Non-intrusive Operation - Electrical Characteristics Identical to Real Device - · Automatic Configuration System - High-speed Operation - Programming of Nonvolatile Memories #### 30.2 Overview The debugWIRE on-chip debug system uses a wire with bi-directional interface to control the program flow and execute AVR instructions in the CPU and to program the different nonvolatile memories. # 30.3 Physical Interface When the debugWIRE Enable (DWEN) bit is programmed to '0' and Lock bits are unprogrammed ('1'), the debugWIRE system within the target device is activated. The RESET port pin is configured as a wire-AND (open-drain) bi-directional I/O pin with pull-up enabled and becomes the communication gateway between target and emulator. Figure 30-1. The debugWIRE Setup ### debugWIRE On-chip Debug System The debugWIRE Setup shows the schematic of a target MCU, with debugWIRE enabled, and the emulator connector. The system clock is not affected by debugWIRE and will always be the clock source selected by the CKSEL Fuses. When designing a system where debugWIRE will be used, the following observations must be made for correct operation: - Pull-up resistors on the dW/(RESET) line must not be smaller than 10 k $\Omega$ . The pull-up resistor is not required for debugWIRE functionality. - Connecting the RESET pin directly to V<sub>CC</sub> will not work. - Capacitors connected to the RESET pin must be disconnected when using debugWire. - All external reset sources must be disconnected. ### 30.4 Software Breakpoints debugWIRE supports the breakpoint functions in program memory by the AVR BREAK instruction. Setting a breakpoint in Atmel Studio will insert a BREAK instruction in the program memory. The instruction replaced by the BREAK instruction will be stored. When program execution is continued, the stored instruction will be executed before continuing from the program memory. A break can be inserted manually by putting the BREAK instruction in the program. The Flash must be re-programmed each time when a breakpoint is changed. This is automatically handled by Atmel Studio through the debugWIRE interface. The use of breakpoints will, therefore, reduce the Flash data retention. Devices used for debugging purposes should not be shipped to end customers. ## 30.5 Limitations of debugWIRE The debugWIRE communication pin (dW) is physically located on the same pin as external Reset (RESET). An external Reset source is therefore not supported when the debugWIRE is enabled. A programmed DWEN fuse enables some parts of the clock system to be running in all sleep modes. This will increase the power consumption while in sleep. Thus, the DWEN fuse should be disabled when debugWire is not used. #### 30.6 Register Description The following section describes the registers used with the debugWire. ### 30.6.1 debugWire Data Register Name: DWDR Offset: 0x51 [ID-000004d0] Reset: 0x00 Property: When addressing as I/O Register: address offset is 0x31 When addressing I/O registers as data space using LD and ST instructions, the provided offset must be used. When using the I/O specific commands IN and OUT, the offset is reduced by 0x20, resulting in an I/O address offset within 0x00 - 0x3F. The device is a complex microcontroller with more peripheral units than can be supported within the 64 locations reserved in Opcode for the IN and OUT instructions. For the extended I/O space from 0x60 in SRAM, only the ST/STS/STD and LD/LDS/LDD instructions can be used. | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |--------|-----|-----|-----|-----|--------|-----|-----|-----| | | | | | DWD | R[7:0] | | | | | Access | R/W | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | #### Bits 7:0 - DWDR[7:0] debugWire Data The DWDR Register provides a communication channel from the running program in the MCU to the debugger. This register is only accessible by the debugWIRE and can therefore not be used as a general purpose register in the normal operations. # 31. BTLDR - Boot Loader Support – Read-While-Write Self-Programming #### 31.1 Features - Read-While-Write Self-Programming - Flexible Boot Memory Size - High Security (Separate Boot Lock Bits for a Flexible Protection) - Separate Fuse to Select Reset Vector - Optimized Page<sup>(1)</sup> Size - · Code Efficient Algorithm - Efficient Read-Modify-Write Support **Note:** 1. A page is a section in the Flash consisting of several bytes (see Table. No. of Words in a Page and No. of Pages in the Flash in *Page Size*) used during programming. The page organization does not affect normal operation. #### **Related Links** Page Size ### 31.2 Overview In this device, the boot loader support provides a real read-while-write self-programming mechanism for downloading and uploading program code by the MCU itself. This feature allows flexible application software updates controlled by the MCU using a Flash-resident boot loader program. The boot loader program can use any available data interface and associated protocol to read code and write (program) that code into the Flash memory, or read the code from the program memory. The program code within the boot loader section has the capability to write into the entire Flash, including the boot loader memory. The boot loader can thus even modify itself, and it can also erase itself from the code if the feature is not needed anymore. The size of the boot loader memory is configurable with fuses and the boot loader has two separate sets of boot lock bits, which can be set independently. This gives the user a unique flexibility to select different levels of protection. ### 31.3 Application and Boot Loader Flash Sections The Flash memory is organized into two main sections; the application section and the boot loader section. The size of the different sections is configured by the BOOTSZ fuses. These two sections can have different level of protection since they have different sets of Lock bits. #### 31.3.1 Application Section The application section is the section of the Flash that is used for storing the application code. The protection level for the application section can be selected by the application boot lock bits (Boot Lock bits 0). The application section can never store any boot loader code since the SPM instruction is disabled when executed from the application section. #### 31.3.2 BLS - Boot Loader Section While the Application section is used for storing the application code, the Boot Loader software must be located in the BLS since the SPM instruction can initiate a programming when executing from the BLS only. The SPM instruction can access the entire Flash, including the BLS itself. The protection level for the Boot Loader section can be selected by the Boot Loader Lock bits (Boot Lock bits 1). #### 31.4 Read-While-Write and No Read-While-Write Flash Sections Whether the CPU supports Read-While-Write (RWW) or if the CPU is halted during a boot loader software update is dependent on which address that is being programmed. In addition to the two sections that are configurable by the BOOTSZ fuses as described above, the Flash is also divided into two fixed sections; the RWW section and the No Read-While-Write (NRWW) section. The limit between the RWW and NRWW sections is given in the *Boot Loader Parameters* section and Figure 31-2. The main differences between the two sections are: - When erasing or writing a page located inside the RWW section, the NRWW section can be read during the operation - When erasing or writing a page located inside the NRWW section, the CPU is halted during the entire operation The user software can never read any code that is located inside the RWW section during a boot loader software operation. The syntax "Read-While-Write section" refers to which section that is being programmed (erased or written), not which section that actually is being read during a boot loader software update. #### Related Links **Boot Loader Parameters** #### 31.4.1 RWW - Read-While-Write Section If a boot loader software update is programming a page inside the RWW section, it is possible to read code from the Flash, but only code that is located in the NRWW section. During an on-going programming, the software must ensure that the RWW section is never being read. If the user software is trying to read code that is located inside the RWW section (i.e., by a call/jmp/lpm or an interrupt) during programming, the software might end up in an unknown state. To avoid this, the interrupts should either be disabled or moved to the boot loader section. The boot loader section is always located in the NRWW section. The RWW Section Busy bit (RWWSB) in the Store Program Memory Control and Status Register (SPMCSR) will be read as logical one as long as the RWW section is blocked for reading. After a programming is completed, the RWWSB must be cleared by software before reading code located in the RWW section. Refer to SPMCSR – Store Program Memory Control and Status Register in this chapter for details on how to clear RWWSB. #### 31.4.2 NRWW - No Read-While-Write Section The code located in the NRWW section can be read when the boot loader software is updating a page in the RWW section. When the boot loader code updates the NRWW section, the CPU is halted during the entire page erase or page write operation. Table 31-1. Read-While-Write Features | Which Section does the Z-<br>pointer Address During the<br>Programming? | Which Section can be Read During Programming? | | Read-While-Write<br>Supported? | |-------------------------------------------------------------------------|-----------------------------------------------|-----|--------------------------------| | RWW Section | NRWW Section | No | Yes | | NRWW Section | None | Yes | No | Figure 31-1. Read-While-Write vs. No Read-While-Write ## Boot Loader Parameters ## 31.5 Entering the Boot Loader Program Entering the boot loader takes place by a jump or call from the application program. This may be initiated by a trigger such as a command received via USART or SPI interface. Alternatively, the boot Reset fuse can be programmed so that the Reset vector is pointing to the boot Flash start address after a reset. In this case, the boot loader is started after a Reset. After the application code is loaded, the program can start executing the application code. The fuses cannot be changed by the MCU itself. This means that once the boot Reset fuse is programmed, the Reset vector will always point to the boot loader Reset and the fuse can only be changed through the serial or parallel programming interface. Table 31-2. Boot Reset Fuse | вос | OTRST | Reset Address | |-----|-------|------------------------------------------------------------------------------| | 1 | | Reset vector = application Reset (address 0x0000) | | 0 | | Reset vector = boot loader Reset, as described by the boot loader parameters | Note: '1' means unprogrammed, '0' means programmed. #### 31.6 Boot Loader Lock Bits If no boot loader capability is needed, the entire Flash is available for application code. The boot loader has two separate sets of boot lock bits which can be set independently. This gives the user a unique flexibility to select different levels of protection. The user can select: - To protect the entire Flash from a software update by the MCU - To protect only the boot loader Flash section from a software update by the MCU - To protect only the application Flash section from a software update by the MCU - Allow software update in the entire Flash The boot lock bits can be set in software and in Serial or Parallel Programming mode, but they can be cleared by a chip erase command only. The general Write Lock (Lock Bit mode 2) does not control the programming of the Flash memory by SPM instruction. Similarly, the general Read/Write Lock (Lock Bit mode 1) does not control reading nor writing by LPM/SPM, if it is attempted. Table 31-3. Boot Lock Bit0 Protection Modes (Application Section) | BLB0<br>Mode | BLB02 | BLB01 | Protection | |--------------|-------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1 | 1 | 1 | No restrictions for SPM or LPM accessing the application section. | | 2 | 1 | 0 | SPM is not allowed to write to the application section. | | 3 | 0 | 0 | SPM is not allowed to write to the application section, and LPM executing from the boot loader section is not allowed to read from the application section. If interrupt vectors are placed in the boot loader section, interrupts are disabled while executing from the application section. | | 4 | 0 | 1 | LPM executing from the boot loader section is not allowed to read from the application section. If interrupt vectors are placed in the boot loader section, interrupts are disabled while executing from the application section. | **Note:** "1" means unprogrammed, "0" means programmed. Table 31-4. Boot Lock Bit1 Protection Modes (Boot Loader Section) | BLB1<br>Mode | BLB12 | BLB11 | Protection | |--------------|-------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1 | 1 | 1 | No restrictions for SPM or LPM accessing the boot loader section. | | 2 | 1 | 0 | SPM is not allowed to write to the boot loader section. | | 3 | 0 | 0 | SPM is not allowed to write to the boot loader section, and LPM executing from the application section is not allowed to read from the boot loader section. If interrupt vectors are placed in the application section, interrupts are disabled while executing from the boot loader section. | | 4 | 0 | 1 | LPM executing from the application section is not allowed to read from the boot loader section. If interrupt vectors are placed in the application section, interrupts are disabled while executing from the boot loader section. | **Note:** "1" means unprogrammed, "0" means programmed. ## 31.7 Addressing the Flash During Self-Programming The Z-pointer is used to address the SPM commands. The Z-pointer consists of the Z-registers ZL and ZH in the register file. The number of bits actually used is implementation dependent. | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | |----------|------------|-----|------------|-----|-----|-----|------------|------------| | ZH (R31) | Z15 | Z14 | Z13 | Z12 | Z11 | Z10 | <b>Z</b> 9 | <b>Z</b> 8 | | ZL (R30) | <b>Z</b> 7 | Z6 | <b>Z</b> 5 | Z4 | Z3 | Z2 | Z1 | <b>Z</b> 0 | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | Since the Flash is organized in pages, the program counter can be treated as having two different sections. One section, consisting of the least significant bits, is addressing the words within a page, while the most significant bits are addressing the pages. This is shown in the following figure. The page erase and page write operations are addressed independently. Therefore, it is of major importance that the Boot Loader software addresses the same page in both the page erase and page write operation. Once a programming operation is initiated, the address is latched and the Z-pointer can be used for other operations. The only SPM operation that does not use the Z-pointer is setting the boot loader lock bits. The content of the Z-pointer is ignored and will have no effect on the operation. The LPM instruction does also use the Z-pointer to store the address. Since this instruction addresses the Flash byte-by-byte, also the LSB (bit Z0) of the Z-pointer is used. Note: The different variables used in this figure are listed in the Related Links. ### 31.8 Self-Programming the Flash The program memory is updated in a page-by-page fashion. Before programming a page with the data stored in the temporary page buffer, the page must be erased. The temporary page buffer is filled one word at a time using SPM and the buffer can be filled either before the Page Erase command or between a Page Erase and a Page Write operation: #### Alternative 1. Fill the Buffer Before a Page Erase - · Fill temporary page buffer - Perform a Page Erase - · Perform a Page Write ### Alternative 2. Fill the Buffer After Page Erase - · Perform a Page Erase - Fill temporary page buffer - · Perform a Page Write If only a part of the page needs to be changed, the rest of the page must be stored (for example in the temporary page buffer) before the erase, and then be rewritten. When using Alternative 1, the Boot Loader provides an effective Read-Modify-Write feature which allows the user software to first read the page, do the necessary changes, and then write back the modified data. If Alternative 2 is used, it is not possible to read the old data while loading since the page is already erased. The temporary page buffer can be accessed in a random sequence. It is essential that the page address used in both the Page Erase and Page Write operations are addressing the same page. Refer to Simple Assembly Code Example for a Boot Loader. #### 31.8.1 Performing Page Erase by SPM To execute Page Erase, set up the address in the Z-pointer, write "0x0000011" to Store Program Memory Control and Status Register (SPMCSR), and execute SPM within four clock cycles after writing SPMCSR. The data in R1 and R0 is ignored. The page address must be written to PCPAGE in the Z-register. Other bits in the Z-pointer will be ignored during this operation. - Page Erase to the RWW section: The NRWW section can be read during the Page Erase. - Page Erase to the NRWW section: The CPU is halted during the operation. #### 31.8.2 Filling the Temporary Buffer (Page Loading) To write an instruction word, set up the address in the Z-pointer and data in [R1:R0], write "0x00000001" to SPMCSR, and execute SPM within four clock cycles after writing SPMCSR. The content of PCWORD ([Z5:Z1]) in the Z-register is used to address the data in the temporary buffer. The temporary buffer will auto-erase after a Page Write operation or by writing the RWWSRE bit in SPMCSR (SPMCSR.RWWSRE). It is also erased after a system reset. It is not possible to write more than one time to each address without erasing the temporary buffer. If the EEPROM is written in the middle of an SPM Page Load operation, all data loaded will be lost. ### 31.8.3 Performing a Page Write To execute Page Write, set up the address in the Z-pointer, write "0x0000101" to SPMCSR, and execute SPM within four clock cycles after writing SPMCSR. The data in R1 and R0 is ignored. The page address must be written to PCPAGE ([Z5:Z1]). Other bits in the Z-pointer must be written to zero during this operation. - Page Write to the RWW section: The NRWW section can be read during the Page Write - Page Write to the NRWW section: The CPU is halted during the operation #### 31.8.4 Using the SPM Interrupt If the SPM interrupt is enabled, the SPM interrupt will generate a constant interrupt when the SPMEN bit in SPMCSR is cleared (SPMCSR.SPMEN). This means that the interrupt can be used instead of polling the SPMCSR Register in software. When using the SPM interrupt, the Interrupt Vectors should be moved to the Boot Loader Section (BLS) section to avoid that an interrupt is accessing the RWW section when it is blocked for reading. How to move the interrupts is described in *Interrupts* chapter. #### **Related Links** INT - Interrupts ### 31.8.5 Consideration While Updating Boot Loader Section (BLS) Special care must be taken if the user allows the Boot Loader Section (BLS) to be updated by leaving Boot Lock bit11 unprogrammed. An accidental write to the Boot Loader itself can corrupt the entire Boot Loader, and further software updates might be impossible. If it is not necessary to change the Boot Loader software itself, it is recommended to program the Boot Lock bit11 to protect the Boot Loader software from any internal software changes. #### 31.8.6 Prevent Reading the RWW Section During Self-Programming During Self-Programming (either Page Erase or Page Write), the RWW section is always blocked for reading. The user software itself must prevent that this section is addressed during the self-programming operation. The RWWSB in the SPMCSR (SPMCSR.RWWSB) will be set as long as the RWW section is busy. During Self-Programming the Interrupt Vector table should be moved to the BLS as described in Watchdog Timer chapter or the interrupts must be disabled. Before addressing the RWW section after the programming is completed, the user software must clear the SPMCSR.RWWSB by writing the SPMCSR.RWWSRE. Refer to Simple Assembly Code Example for a Boot Loader for an example. #### Related Links Watchdog System Reset #### 31.8.7 Setting the Boot Loader Lock Bits by SPM To set the Boot Loader Lock bits and general Lock Bits, write the desired data to R0, write "0x0001001" to SPMCSR and execute SPM within four clock cycles after writing SPMCSR. The tables in Boot Loader Lock Bits show how the different settings of the Boot Loader bits affect the Flash access. If bits 5...0 in R0 are cleared (zero), the corresponding Lock bit will be programmed if an SPM instruction is executed within four cycles after BLBSET and SPMEN are set in SPMCSR (SPMCSR.BLBSET and SPMCSR.SPMEN). The Z-pointer don't care during this operation, but for future compatibility, it is recommended to load the Z-pointer with 0x0001 (same as used for reading the IO<sub>ck</sub> bits). For future compatibility, it is also recommended to set bits 7 and 6 in R0 to "1" when writing the Lock bits. When programming the Lock bits the entire Flash can be read during the operation. #### **EEPROM Write Prevents Writing to SPMCSR** 31.8.8 An EEPROM write operation will block all software programming to Flash. Reading the Fuses and Lock bits from software will also be prevented during the EEPROM write operation. It is recommended that the user checks the status bit (EEPE) in the EECR Register (EECR.EEPE) and verifies that the bit is cleared before writing to the SPMCSR Register. #### 31.8.9 Reading the Fuse and Lock Bits from Software It is possible to read both the Fuse and Lock bits (LB) from software. To read the Lock bits, load the Zpointer with 0x0001 and set the BLBSET and SPMEN bits in SPMCSR (SPMCSR.BLBSET and SPMCSR.SPMEN). When an LPM instruction is executed within three CPU cycles after the BLBSET and SPMEN bits are set in SPMCSR (SPMCSR.BLBSET and SPMCSR.SPMEN), the value of the Lock bits will be loaded in the destination register. The SPMCSR.BLBSET and SPMCSR.SPMEN will auto-clear upon completion of reading the Lock bits or if no LPM instruction is executed within three CPU cycles or no SPM instruction is executed within four CPU cycles. When SPMCSR.BLBSET and SPMCSR.SPMEN are cleared, LPM will work as described in the Instruction set Manual. | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-----|---|---|-------|-------|-------|-------|-----|-----| | Rd | - | - | BLB12 | BLB11 | BLB02 | BLB01 | LB2 | LB1 | The algorithm for reading the Fuse Low byte (FLB) is similar to the one described above for reading the Lock bits. To read the Fuse Low byte, load the Z-pointer with 0x0000 and set the BLBSET and SPMEN bits in SPMCSR (SPMCSR.BLBSET and SPMCSR.SPMEN). When an LPM instruction is executed within three cycles after the SPMCSR.BLBSET and SPMCSR.SPMEN are set, the value of the Fuse Low byte (FLB) will be loaded into the destination register as shown below. | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-----|------|------|------|------|------|------|------|------| | Rd | FLB7 | FLB6 | FLB5 | FLB4 | FLB3 | FLB2 | FLB1 | FLB0 | Similarly, when reading the Fuse High byte (FHB), load 0x0003 in the Z-pointer. When an LPM instruction is executed within three cycles after the SPMCSR.BLBSET and SPMCSR.SPMEN are set, the value of the Fuse High byte (FHB) will be loaded into the destination register as shown below. | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-----|------|------|------|------|------|------|------|------| | Rd | FHB7 | FHB6 | FHB5 | FHB4 | FHB3 | FHB2 | FHB1 | FHB0 | When reading the Extended Fuse byte (EFB), load 0x0002 in the Z-pointer. When an LPM instruction is executed within three cycles after the SPMCSR.BLBSET and SPMCSR.SPMEN are set, the value of the Extended Fuse byte (EFB) will be loaded into the destination register as shown below. | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-----|---|---|---|---|------|------|------|------| | Rd | - | - | - | - | EFB3 | EFB2 | EFB1 | EFB0 | Fuse and Lock bits that are programmed read as '0'. Fuse and Lock bits that are unprogrammed, will read as '1'. #### 31.8.10 Reading the Signature Row from Software To read the Signature Row from software, load the Z-pointer with the signature byte address given in the following table and set the SIGRD and SPMEN bits in SPMCSR (SPMCSR.SIGRD and SPMCSR.SPMEN). When an LPM instruction is executed within three CPU cycles after the SPMCSR.SIGRD and SPMCSR.SPMEN are set, the signature byte value will be loaded in the destination register. The SPMCSR.SIGRD and SPMCSR.SPMEN will auto-clear upon completion of reading the Signature Row Lock bits or if no LPM instruction is executed within three CPU cycles. When SPMCSR.SIGRD and SPMCSR.SPMEN are cleared, LPM will work as described in the Instruction set Manual. #### 31.8.11 Preventing Flash Corruption During periods of low $V_{CC}$ , the Flash program can be corrupted because the supply voltage is too low for the CPU and the Flash to operate properly. These issues are the same as for board level systems using the Flash, and the same design solutions should be applied. A Flash program corruption can be caused by two situations when the voltage is too low. First, a regular write sequence to the Flash requires a minimum voltage to operate correctly. Secondly, the CPU itself can execute instructions incorrectly, if the supply voltage for executing instructions is too low. Flash corruption can easily be avoided by following these design recommendations (one is sufficient): - 1. If it is no need for a Boot Loader update in the system, program the Boot Loader Lock bits to prevent any Boot Loader software updates. - 2. Keep the AVR RESET active (low) during periods of insufficient power supply voltage. This can be done by enabling the internal Brown-out Detector (BOD) if the operating voltage matches the detection level. If not, an external low V<sub>CC</sub> reset protection circuit can be used. If a reset occurs - while a write operation is in progress, the write operation will be completed provided that the power supply voltage is sufficient. - Keep the AVR core in Power-Down Sleep mode during periods of low V<sub>CC</sub>. This will prevent the CPU from attempting to decode and execute instructions, effectively protecting the SPMCSR Register and thus the Flash from unintentional writes. #### 31.8.12 Programming Time for Flash when Using SPM The calibrated RC Oscillator is used to time Flash accesses. The following table shows the typical programming time for Flash accesses from the CPU. Table 31-5. SPM Programming Time | Symbol | Min. Programming<br>Time | Max. Programming<br>Time | |------------------------------------------------------------------|--------------------------|--------------------------| | Flash write (Page Erase, Page Write, and write Lock bits by SPM) | 3.2 ms | 3.4 ms | Note: Minimum and maximum programming time is per individual operation. ### 31.8.13 Simple Assembly Code Example for a Boot Loader ``` ; - the routine writes one page of data from RAM to Flash ; the first data location in RAM is pointed to by the Y pointer ; the first data location in Flash is pointed to by the Z-pointer ;-error handling is not included ;-the routine must be placed inside the Boot space ; (at least the Do spm sub routine). Only code inside NRWW section can ; be read during Self-Programming (Page Erase and Page Write). ;-registers used: r0, r1, temp1 (r16), temp2 (r17), looplo (r24), ; loophi (r25), spmcrval (r20) ; storing and restoring of registers is not included in the routine ; register usage can be optimized at the expense of code size ;-It is assumed that either the interrupt table is moved to the Boot ; loader section or that the interrupts are disabled. .equ PAGESIZEB = PAGESIZE*2 ; PAGESIZEB is page size in BYTES, not words .org SMALLBOOTSTART Write_page: ; Page Erase ldi spmcrval, (1<<PGERS) | (1<<SPMEN) call Do spm ; re-enable the RWW section ; must be avoided if the page buffer is pre-filled. Will flush the page buffer. ``` ``` ldi spmcrval, (1<<RWWSRE) | (1<<SPMEN)</pre> call Do spm ; transfer data from RAM to Flash page buffer ldi looplo, low(PAGESIZEB) ;init loop variable ldi loophi, high(PAGESIZEB) ;not required for PAGESIZEB<=256</pre> Wrloop: ld r0, Y+ ld r1, Y+ ldi spmcrval, (1<<SPMEN) call Do spm adiw ZH:ZL, 2 sbiw loophi:looplo, 2 ;use subi for PAGESIZEB<=256</pre> brne Wrloop ; execute Page Write subi ZL, low(PAGESIZEB) ;restore pointer sbci ZH, high(PAGESIZEB) ;not required for PAGESIZEB<=256</pre> ldi spmcrval, (1<<PGWRT) | (1<<SPMEN)</pre> call Do spm ; re-enable the RWW section ldi spmcrval, (1<<RWWSRE) | (1<<SPMEN) call Do spm ; read back and check, optional ldi looplo, low(PAGESIZEB) ;init loop variable ldi loophi, high(PAGESIZEB) ;not required for PAGESIZEB<=256</pre> subi YL, low(PAGESIZEB) ;restore pointer sbci YH, high(PAGESIZEB) Rdloop: lpm r0, Z+ ld r1, Y+ cpse r0, r1 jmp Error sbiw loophi:looplo, 1 ;use subi for PAGESIZEB<=256</pre> brne Rdloop ``` ``` ; return to RWW section ; verify that RWW section is safe to read Return: in temp1, SPMCSR \operatorname{\mathtt{sbrs}} temp1, RWWSB ; If RWWSB is set, the RWW section is not ready yet ; re-enable the RWW section ldi spmcrval, (1<<RWWSRE) | (1<<SPMEN)</pre> call Do spm rjmp Return Do_spm: ; check for previous SPM complete Wait_spm: in temp1, SPMCSR sbrc temp1, SPMEN rjmp Wait_spm ; input: spmcrval determines SPM action ; disable interrupts if enabled, store status in temp2, SREG cli ; check that no EEPROM write access is present Wait ee: sbic EECR, EEPE rjmp Wait_ee ; SPM timed sequence out SPMCSR, spmcrval ; restore SREG (to enable interrupts if originally enabled) out SREG, temp2 ret ``` #### 31.8.14 Boot Loader Parameters In the following tables, the parameters used in the description of the self programming are given. Table 31-6. Boot Size Configuration | BOOTSZ1 | BOOTSZ0 | Boot<br>Size | Pages | Application<br>Flash Section | Boot<br>Loader<br>Flash<br>Section | End<br>Application<br>Section | Boot Reset<br>Address<br>(Start Boot<br>Loader<br>Section) | |---------|---------|---------------|-------|------------------------------|------------------------------------|-------------------------------|------------------------------------------------------------| | 1 | 1 | 256<br>words | 4 | 0x0000 -<br>0x3EFF | 0x3F00 -<br>0x3FFF | 0x3EFF | 0x3F00 | | 1 | 0 | 512<br>words | 8 | 0x0000 -<br>0x3DFF | 0x3E00 -<br>0x3FFF | 0x3DFF | 0x3E00 | | 0 | 1 | 1024<br>words | 16 | 0x0000 -<br>0x3BFF | 0x3C00 -<br>0x3FFF | 0x3BFF | 0x3C00 | | 0 | 0 | 2048<br>words | 32 | 0x0000 -<br>0x37FF | 0x3800 -<br>0x3FFF | 0x37FF | 0x3800 | **Note:** The different BOOTSZ Fuse configurations are shown in Figure 31-2. Table 31-7. Read-While-Write Limit | Section | Pages | Address | |------------------------------------|-------|-----------------| | Read-While-Write section (RWW) | 224 | 0x0000 - 0x37FF | | No Read-While-Write section (NRWW) | 32 | 0x3800 - 0x3FFF | **Note:** For details about these two sections, see NRWW – No Read-While-Write Section and RWW – Read-While-Write Section. Table 31-8. Explanation of Different Variables used in Figure and the Mapping to the Z-pointer | Variable | | Corresponding<br>Variable <sup>(1)</sup> | Description | |----------|----------|------------------------------------------|------------------------------------------------------------------------------------------------------------------------| | PCMSB | 13 | | Most significant bit in the Program Counter. (The Program Counter is 14 bits PC[13:0].) | | PAGEMSB | 5 | | Most significant bit which is used to address the words within one page (64 words in a page requires 6 bits PC [5:0]). | | ZPCMSB | | Z14 | Bit in Z-register that is mapped to PCMSB. Because Z0 is not used, the ZPCMSB equals PCMSB + 1. | | ZPAGEMSB | | <b>Z</b> 6 | Bit in Z-register that is mapped to PAGEMSB. Because Z0 is not used, the ZPAGEMSB equals PAGEMSB + 1. | | PCPAGE | PC[13:6] | Z[14:7] | Program counter page address: Page select, for page erase and page write. | | PCWORD | PC[5:0] | Z[6:1] | Program counter word address: Word select, for filling temporary buffer (must be zero during page write operation). | 1. Z[15]: always ignored. Z0: should be zero for all SPM commands, byte select for the LPM instruction. See Addressing the Flash During Self-Programming for details about the use of Z-pointer during Self- Programming. # 31.9 Register Description #### 31.9.1 SPMCSR - Store Program Memory Control and Status Register Name: **SPMCSR** Offset: 0x57 [ID-000004d0] Reset: 0x00 Property: When addressing as I/O Register: address offset is 0x37 The Store Program Memory Control and Status Register contains the control bits needed to control the Boot Loader operations. When addressing I/O registers as data space using LD and ST instructions, the provided offset must be used. When using the I/O specific commands IN and OUT, the offset is reduced by 0x20, resulting in an I/O address offset within 0x00 - 0x3F. The device is a complex microcontroller with more peripheral units than can be supported within the 64 locations reserved in Opcode for the IN and OUT instructions. For the extended I/O space from 0x60 in SRAM, only the ST/STS/STD and LD/LDS/LDD instructions can be used. | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | |--------|-------|-------|-------|--------|--------|-------|-------|-------|---| | | SPMIE | RWWSB | SIGRD | RWWSRE | BLBSET | PGWRT | PGERS | SPMEN | | | Access | R/W - | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | #### Bit 7 - SPMIE SPM Interrupt Enable When the SPMIE bit is written to one, and the I-bit in the Status Register is set (one), the SPM ready interrupt will be enabled. The SPM ready Interrupt will be executed as long as the SPMEN bit in the SPMCSR Register is cleared. #### Bit 6 - RWWSB Read-While-Write Section Busy When a Self-Programming (Page Erase or Page Write) operation to the RWW section is initiated, the RWWSB will be set (one) by hardware. When the RWWSB bit is set, the RWW section cannot be accessed. The RWWSB bit will be cleared if the RWWSRE bit is written to one after a Self-Programming operation is completed. Alternatively, the RWWSB bit will automatically be cleared if a page load operation is initiated. #### Bit 5 - SIGRD Signature Row Read If this bit is written to one at the same time as SPMEN, the next LPM instruction within three clock cycles will read a byte from the signature row into the destination register. Refer to Reading the Fuse and Lock Bits from Software in this chapter. An SPM instruction within four cycles after SIGRD and SPMEN are set will have no effect. This operation is reserved for future use and should not be used. #### Bit 4 - RWWSRE Read-While-Write Section Read Enable When programming (Page Erase or Page Write) to the RWW section, the RWW section is blocked for reading (the RWWSB will be set by hardware). To re-enable the RWW section, the user software must wait until the programming is completed (SPMEN will be cleared). Then, if the RWWSRE bit is written to one at the same time as SPMEN, the next SPM instruction within four clock cycles re-enables the RWW section. The RWW section cannot be re-enabled while the Flash is busy with a Page Erase or a Page Write (SPMEN is set). If the RWWSRE bit is written while the Flash is being loaded, the Flash load operation will abort and the data loaded will be lost. #### Bit 3 - BLBSET Boot Lock Bit Set If this bit is written to one at the same time as SPMEN, the next SPM instruction within four clock cycles sets Boot Lock bits and Memory Lock bits, according to the data in R0. The data in R1 and the address in the Z-pointer are ignored. The BLBSET bit will automatically be cleared upon completion of the Lock bit set, or if no SPM instruction is executed within four clock cycles. An LPM instruction within three cycles after BLBSET and SPMEN are set in the SPMCSR Register (SPMCSR.BLBSET and SPMCSR.SPMEN), will read either the Lock bits or the Fuse bits (depending on Z0 in the Z-pointer) into the destination register. Refer to Reading the Fuse and Lock Bits from Software in this chapter. #### Bit 2 - PGWRT Page Write If this bit is written to one at the same time as SPMEN, the next SPM instruction within four clock cycles executes Page Write, with the data stored in the temporary buffer. The page address is taken from the high part of the Z-pointer. The data in R1 and R0 are ignored. The PGWRT bit will auto-clear upon completion of a Page Write, or if no SPM instruction is executed within four clock cycles. The CPU is halted during the entire Page Write operation if the NRWW section is addressed. #### Bit 1 - PGERS Page Erase If this bit is written to one at the same time as SPMEN, the next SPM instruction within four clock cycles executes Page Erase. The page address is taken from the high part of the Z-pointer. The data in R1 and R0 are ignored. The PGERS bit will auto-clear upon completion of a Page Erase, or if no SPM instruction is executed within four clock cycles. The CPU is halted during the entire Page Write operation if the NRWW section is addressed. #### Bit 0 - SPMEN Store Program Memory This bit enables the SPM instruction for the next four clock cycles. If written to one together with either RWWSRE, BLBSET, PGWRT, or PGERS, the following SPM instruction will have a special meaning (see the description above). If only SPMEN is written, the following SPM instruction will store the value in R1:R0 in the temporary page buffer addressed by the Z-pointer. The LSB of the Z-pointer is ignored. The SPMEN bit will auto-clear upon completion of an SPM instruction, or if no SPM instruction is executed within four clock cycles. During Page Erase and Page Write, the SPMEN bit remains high until the operation is completed. Writing any other combination than "0x10001", "0x01001", "0x00101", "0x000011" or "0x00001" in the lower five bits will have no effect. # 32. MEMPROG - Memory Programming ### 32.1 Program And Data Memory Lock Bits The device provides six Lock bits. These can be left unprogrammed ('1') or can be programmed ('0') to obtain the additional features listed in the table "Lock Bit Protection Modes" below. The Lock bits can only be erased to '1' with the Chip Erase command. Table 32-1. Lock Bit Byte<sup>(1)</sup> | Lock Bit Byte | Bit No. | Description | Default Value | |---------------|---------|---------------|------------------| | | 7 | _ | 1 (unprogrammed) | | | 6 | _ | 1 (unprogrammed) | | BLB12 | 5 | Boot Lock bit | 1 (unprogrammed) | | BLB11 | 4 | Boot Lock bit | 1 (unprogrammed) | | BLB02 | 3 | Boot Lock bit | 1 (unprogrammed) | | BLB01 | 2 | Boot Lock bit | 1 (unprogrammed) | | LB2 | 1 | Lock bit | 1 (unprogrammed) | | LB1 | 0 | Lock bit | 1 (unprogrammed) | #### Note: 1. '1' means unprogrammed, '0' means programmed. Table 32-2. Lock Bit Protection Modes<sup>(1)(2)</sup> | Memory Lock Bits | | Bits | Protection Type | | | |------------------|-----|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | LB Mode | LB2 | LB1 | | | | | 1 | 1 | 1 | No memory lock features enabled. | | | | 2 | 1 | 0 | Further programming of the Flash and EEPROM is disabled in Parallel and Serial Programming modes. The Fuse bits are locked in both Serial and Parallel Programming modes. <sup>(1)</sup> | | | | 3 | 0 | 0 | Further programming and verification of the Flash and EEPROM is disabled in Parallel and Serial Programming modes. The Boot Lock bits and Fuse bits are locked in both Serial and Parallel Programming modes. <sup>(1)</sup> | | | #### Note: - 1. Program the Fuse bits and Boot Lock bits before programming the LB1 and LB2. - 2. '1' means unprogrammed, '0' means programmed. Table 32-3. Lock Bit Protection - BLB0 Mode(1)(2) | BLB0<br>Mode | BLB02 | BLB01 | | |--------------|-------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1 | 1 | 1 | No restrictions for SPM or Load Program Memory (LPM) instruction accessing the Application section. | | 2 | 1 | 0 | SPM is not allowed to write to the Application section. | | 3 | 0 | 0 | SPM is not allowed to write to the Application section, and LPM executing from the Boot Loader section is not allowed to read from the Application section. If Interrupt Vectors are placed in the Boot Loader section, interrupts are disabled while executing from the Application section. | | 4 | 0 | 1 | LPM executing from the Boot Loader section is not allowed to read from the Application section. If Interrupt Vectors are placed in the Boot Loader section, interrupts are disabled while executing from the Application section. | Table 32-4. Lock Bit Protection - BLB1 Mode<sup>(1)(2)</sup> | BLB1<br>Mode | BLB12 | BLB11 | | |--------------|-------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1 | 1 | 1 | No restrictions for SPM or LPM accessing the Boot Loader section. | | 2 | 1 | 0 | SPM is not allowed to write to the Boot Loader section. | | 3 | 0 | 0 | SPM is not allowed to write to the Boot Loader section, and LPM executing from the Application section is not allowed to read from the Boot Loader section. If Interrupt Vectors are placed in the Application section, interrupts are disabled while executing from the Boot Loader section. | | 4 | 0 | 1 | LPM executing from the Application section is not allowed to read from the Boot Loader section. If Interrupt Vectors are placed in the Application section, interrupts are disabled while executing from the Boot Loader section. | - 1. Program the Fuse bits and Boot Lock bits before programming the LB1 and LB2. - 2. '1' means unprogrammed; '0' means programmed. ### 32.2 Fuse Bits The device has three Fuse bytes. The following tables describe briefly the functionality of all the fuses and how they are mapped into the Fuse bytes. Note that the fuses are read as logical zero, "0", if they are programmed. Table 32-5. Extended Fuse Byte for ATmega328PB | Extended Fuse Byte | Bit No. | Description | Default Value | |--------------------------|---------|----------------------------------|-----------------------------| | - | 7 | _ | 1 | | - | 6 | _ | 1 | | - | 5 | _ | 1 | | - | 4 | _ | 1 | | CFD | 3 | Disable Clock Failure Detection | 0 (programmed, CFD disable) | | BODLEVEL2 <sup>(1)</sup> | 2 | Brown-out Detector trigger level | 1 (unprogrammed) | | BODLEVEL1 <sup>(1)</sup> | 1 | Brown-out Detector trigger level | 1 (unprogrammed) | | BODLEVELO <sup>(1)</sup> | 0 | Brown-out Detector trigger level | 1 (unprogrammed) | 1. Refer to Table BODLEVEL Fuse Coding in *System and Reset Characteristics* for BODLEVEL Fuse decoding. Table 32-6. Fuse High Byte | High Fuse Byte | Bit No. | Description | Default Value | |-------------------------|---------|---------------------------------------------------|-----------------------------------------| | RSTDISBL <sup>(1)</sup> | 7 | External Reset Disable | 1 (unprogrammed) | | DWEN | 6 | debugWIRE Enable | 1 (unprogrammed) | | SPIEN <sup>(2)</sup> | 5 | Enable Serial Program and Data<br>Downloading | 0 (programmed, SPI programming enabled) | | WDTON <sup>(3)</sup> | 4 | Watchdog Timer Always On | 1 (unprogrammed) | | EESAVE | 3 | EEPROM memory is preserved through the Chip Erase | 1 (unprogrammed), EEPROM not preserved | | BOOTSZ1 | 2 | Select Boot Size<br>(see Boot Loader Parameters) | 0 (programmed) <sup>(4)</sup> | | BOOTSZ0 | 1 | Select Boot Size<br>(see Boot Loader Parameters) | 0 (programmed) <sup>(4)</sup> | | BOOTRST | 0 | Select Reset Vector | 1 (unprogrammed) | #### Note: - 1. Refer to Alternate Functions of Port C in I/O-Ports chapter for description of RSTDISBL Fuse. - 2. The SPIEN Fuse is not accessible in serial programming mode. - 3. Refer to WDTCSR Watchdog Timer Control Register for details. - 4. The default value of BOOTSZ[1:0] results in maximum Boot Size. See table Boot Size Configuration in subsection Boot Loader Parameters in the previous chapter for details. Table 32-7. Fuse Low Byte | Low Fuse Byte | Bit No. | Description | Default Value | |-----------------------|---------|----------------------|---------------------------------| | CKDIV8 <sup>(4)</sup> | 7 | Divide clock by 8 | 0 (programmed) | | CKOUT <sup>(3)</sup> | 6 | Clock output | 1 (unprogrammed) | | SUT1 | 5 | Select start-up time | 1 (unprogrammed) <sup>(1)</sup> | | SUT0 | 4 | Select start-up time | 0 (programmed) <sup>(1)</sup> | | CKSEL3 | 3 | Select Clock source | 0 (programmed) <sup>(2)</sup> | | CKSEL2 | 2 | Select Clock source | 0 (programmed) <sup>(2)</sup> | | CKSEL1 | 1 | Select Clock source | 1 (unprogrammed) <sup>(2)</sup> | | CKSEL0 | 0 | Select Clock source | 0 (programmed) <sup>(2)</sup> | - The default value of SUT[1:0] results in maximum start-up time for the default clock source. See table Start-Up Times for the Internal Calibrated RC Oscillator Clock Selection - SUT in Calibrated Internal RC Oscillator of System Clock and Clock Options chapter for details. - 2. The default setting of CKSEL[3:0] results in internal RC Oscillator @ 8 MHz. See table Internal Calibrated RC Oscillator Operating Modes in Calibrated Internal RC Oscillator of the System Clock and Clock Options chapter for details. - 3. The CKOUT Fuse allows the system clock to be output on PORTB0. Refer to Clock Output Buffer section in the System Clock and Clock Options chapter for details. - Refer to System Clock Prescaler section in the System Clock and Clock Options chapter for details. The status of the Fuse bits is not affected by Chip Erase. Note that the Fuse bits are locked if Lock bit1 (LB1) is programmed. Program the Fuse bits before programming the Lock bits. #### Related Links System and Reset Characteristics Alternate Port Functions WDTCSR Calibrated Internal RC Oscillator Clock Output Buffer System Clock Prescaler #### 32.2.1 **Latching of Fuses** The fuse values are latched when the device enters programming mode and changes of the fuse values will have no effect until the part leaves Programming mode. This does not apply to the EESAVE Fuse which will take effect once it is programmed. The fuses are also latched on Power-up in Normal mode. #### 32.3 Signature Bytes The device have a three-byte signature code. This code can be read in both serial and parallel mode, also when the device is locked. The three bytes reside in a separate address space. For the device, the signature bytes are given in the following table. Table 32-8. Device ID | Part | Signature Bytes Address | | | | |-------------|-------------------------|-------|-------|--| | | 0x000 | 0x001 | 0x002 | | | ATmega328PB | 0x1E | 0x95 | 0x16 | | ### 32.4 Calibration Byte The device has a byte calibration value for the Internal RC Oscillator. This byte resides in the high byte of address 0x000 in the signature address space. During reset, this byte is automatically written into the OSCCAL Register to ensure correct frequency of the calibrated RC Oscillator. #### 32.5 Serial Number The product has a serial number which offers a unique ID to identify a specified part while it is in the field. It consists of several bytes, which can be accessed from the signature address space. The Signature row includes factory-programmed data: - · ID for each device type - · Serial number for each device - Calibration bytes for factory calibrated peripherals #### 32.5.1 Signature Row Summary - SIGROW | Offset | Name | Bit Pos. | | |------------------|------------------|----------|---------------| | 0x00 | SIGROW_DEVICEID0 | 7:0 | DEVICEID[7:0] | | 0x01 | SIGROW_RCOC | 7:0 | RCOC[7:0] | | 0x02 | SIGROW_DEVICEID1 | 7:0 | DEVICEID[7:0] | | 0x03 | Reserved | | | | 0x04 | SIGROW_DEVICEID2 | 7:0 | DEVICEID[7:0] | | 0x05<br><br>0x0D | Reserved | | | | 0x0E | SIGROW_SERNUM0 | 7:0 | SERNUM[7:0] | | 0x0F | SIGROW_SERNUM1 | 7:0 | SERNUM[7:0] | | 0x10 | SIGROW_SERNUM2 | 7:0 | SERNUM[7:0] | | 0x11 | SIGROW_SERNUM3 | 7:0 | SERNUM[7:0] | | 0x12 | SIGROW_SERNUM 4 | 7:0 | SERNUM[7:0] | | 0x13 | SIGROW_SERNUM5 | 7:0 | SERNUM[7:0] | | 0x14 | SIGROW_SERNUM6 | 7:0 | SERNUM[7:0] | DS40001906C-page 389 | Offset | Name | Bit Pos. | | |--------|----------------|----------|-------------| | 0x15 | SIGROW_SERNUM7 | 7:0 | SERNUM[7:0] | | 0x16 | SIGROW_SERNUM8 | 7:0 | SERNUM[7:0] | | 0x17 | SIGROW_SERNUM9 | 7:0 | SERNUM[7:0] | 32.5.1.1 Device ID n Name: SIGROW\_DEVICEIDn Offset: 0x00 + n\*0x02 [n=0..2] Reset: [Device ID] Property: - | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |----------|----------|-------|---|---|---|---|---|---| | Register | DEVICEID | [7:0] | | | | | | | | Access | R | R | R | R | R | R | R | R | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | Bits 7:0 - DEVICEID[7:0]: Byte n of the Device ID ### 32.5.1.2 RC Oscillator Calibration Byte This signature row location is loaded to OSCCAL-register during start-up. Name: SIGROW\_RCOC Offset: 0x01 Reset: [RC oscillator calibration] Property: - | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |----------|-----------|---|---|---|---|---|---|---| | Register | RCOC[7:0] | | | | | | | | | Access | R | R | R | R | R | R | R | R | | Reset | x | x | x | x | x | x | x | х | Bits 7:0 - RCOC[7:0]: RC Oscillator Calibration Byte ### 32.5.1.3 Serial Number Byte n Each device has an individual serial number, representing a unique ID. This can be used to identify a specific device in the field. The serial number consists of ten bytes: SIGROW.SERNUM[9:0]. Name: SIGROW\_SERNUMn Offset: 0x0E + n\*0x01 [n=0..9] Reset: [device serial number] Property: - | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |----------|----------|-------------|---|---|---|---|---|---| | Register | SERNUM[7 | SERNUM[7:0] | | | | | | | | Access | R | R | R | R | R | R | R | R | | Reset | х | x | x | x | x | x | x | х | #### Bits 7:0 - SERNUM[7:0]: Serial Number Each device has an individual serial number, representing a unique ID. This can be used to identify a specific device in the field. The serial number consists of ten bytes. ### 32.6 Page Size Table 32-9. No. of Words in a Page and No. of Pages in the Flash | Device | Flash Size | Page Size | PCWORD | No. of<br>Pages | PCPAGE | PCMSB | |-------------|----------------------|-----------|---------|-----------------|----------|-------| | ATmega328PB | 16K words<br>(32 KB) | 64 words | PC[5:0] | 256 | PC[13:6] | 13 | Table 32-10. No. of Words in a Page and No. of Pages in the EEPROM | Device | EEPROM<br>Size | Page<br>Size | PCWORD | No. of<br>Pages | PCPAGE | EEAMSB | |-------------|----------------|--------------|----------|-----------------|----------|--------| | ATmega328PB | 1 KB | 4 bytes | EEA[1:0] | 256 | EEA[9:2] | 9 | ### 32.7 Parallel Programming Parameters, Pin Mapping, and Commands This section describes how to parallel program and verify Flash Program memory, EEPROM Data memory, Memory Lock bits, and Fuse bits in the device. Pulses are assumed to be at least 250 ns unless otherwise noted. #### 32.7.1 Signal Names In this section, some pins of this device are referenced by signal names describing their functionality during parallel programming. Refer to figure *Parallel Programming* and table *Pin Name Mapping* below. Pins not described in the following table are referenced by pin names. The XA1/XA0 pins determine the action executed when the XTAL1 pin is given a positive pulse. The bit coding is shown in table *XA1* and *XA0* Coding below. When pulsing $\overline{WR}$ or $\overline{OE}$ , the command loaded determines the action executed. The different commands are shown in table *Command Byte Bit Coding* below. Figure 32-1. Parallel Programming Note: $V_{CC}$ - 0.3V < AV<sub>CC</sub> < $V_{CC}$ + 0.3V; however, AV<sub>CC</sub> should always be within 4.5 - 5.5V Table 32-11. Pin Name Mapping | Signal Name in<br>Programming Mode | Pin Name | I/O | Function | |------------------------------------|--------------------|-----|-------------------------------------------------------------------| | RDY/BSY | PD1 | 0 | 0: Device is busy programming, 1: Device is ready for new command | | ŌĒ | PD2 | 1 | Output Enable (Active low) | | WR | PD3 | ı | Write Pulse (Active low) | | BS1 | PD4 | I | Byte Select 1 ("0" selects Low byte, "1" selects High byte) | | XA0 | PD5 | ı | XTAL Action Bit 0 | | XA1 | PD6 | ı | XTAL Action Bit 1 | | PAGEL | PD7 | ı | Program memory and EEPROM Data Page Load | | BS2 | PC2 | I | Byte Select 2 ("0" selects Low byte, "1" selects 2'nd High byte) | | DATA | {PC[1:0]: PB[5:0]} | I/O | Bi-directional Data bus (Output when OE is low) | Table 32-12. Pin Values Used to Enter Programming Mode | Pin | Symbol | Value | |-------|----------------|-------| | PAGEL | Prog_enable[3] | 0 | | XA1 | Prog_enable[2] | 0 | | Pin | Symbol | Value | |-----|----------------|-------| | XA0 | Prog_enable[1] | 0 | | BS1 | Prog_enable[0] | 0 | #### Table 32-13. XA1 and XA0 Coding | XA1 | XA0 | Action When XTAL1 is Pulsed | |-----|-----|---------------------------------------------------------------------------| | 0 | 0 | Load Flash or EEPROM Address (High or low address byte determined by BS1) | | 0 | 1 | Load Data (High or Low data byte for Flash determined by BS1) | | 1 | 0 | Load Command | | 1 | 1 | No Action, Idle | #### Table 32-14. Command Byte Bit Coding | Command Byte | Command Executed | |--------------|-------------------------------------------| | 1000 0000 | Chip Erase | | 0100 0000 | Write Fuse bits | | 0010 0000 | Write Lock bits | | 0001 0000 | Write Flash | | 0001 0001 | Write EEPROM | | 0000 1000 | Read Signature Bytes and Calibration byte | | 0000 0100 | Read Fuse and Lock bits | | 0000 0010 | Read Flash | | 0000 0011 | Read EEPROM | ### 32.8 Parallel Programming #### 32.8.1 Entering Programming Mode Follow the steps below to put the device in Parallel (High-voltage) Programming mode: - Set the Prog\_enable pins listed in the table Pin Values Used to Enter Programming Mode above to "0x0000", RESET pin to 0V and V<sub>CC</sub> to 0V. - 2. Apply 4.5–5.5V between $V_{CC}$ and GND. Ensure that $V_{CC}$ reaches at least 1.8V within the next 20 $\mu$ s. - 3. Wait for 20–60 $\mu$ s, and apply 11.5–12.5V to RESET. - 4. Keep the Prog\_enable pins unchanged for at least 10 μs after the high voltage has been applied to ensure the Prog\_enable signature has been latched. - 5. Wait at least 300 µs before giving any parallel programming commands. - 6. Exit Programming mode by powering down the device or by bringing RESET pin to 0V. If the rise time of $V_{CC}$ is unable to fulfill the requirements listed above, the following alternative method can be used to put the device in Parallel (High-voltage) Programming mode: - 1. Set the Prog\_enable pins listed in the table *Pin Values Used to Enter Programming Mode* above to "0000", $\overline{\text{RESET}}$ pin to 0V and $V_{CC}$ to 0V. - 2. Apply 4.5-5.5V between $V_{CC}$ and GND. - 3. Monitor V<sub>CC</sub>, and as soon as V<sub>CC</sub> reaches 0.9–1.1V, apply 11.5–12.5V to RESET. - 4. Keep the Prog\_enable pins unchanged for at least 10 μs after the high voltage has been applied to ensure the Prog\_enable signature has been latched. - 5. Wait until V<sub>CC</sub> reaches 4.5–5.5V before giving any parallel programming commands. - 6. Exit Programming mode by powering down the device or by bringing RESET pin to 0V. #### 32.8.2 Considerations for Efficient Programming The loaded command and address are retained in the device during programming. For efficient programming, the following should be considered. - The command needs only be loaded once when writing or reading multiple memory locations. - Skip writing the data value 0xFF, that is the contents of the entire EEPROM (unless the EESAVE Fuse is programmed) and Flash after a Chip Erase. - Address high byte needs only be loaded before programming or reading a new 256-word window in Flash or 256 byte EEPROM. This consideration also applies to Signature bytes reading. #### 32.8.3 Chip Erase The Chip Erase will erase the Flash, the SRAM and the EEPROM memories plus Lock bits. The Lock bits are not reset until the program memory has been completely erased. The Fuse bits are not changed. A Chip Erase must be performed before the Flash and/or EEPROM are reprogrammed. Note: The EEPROM memory is preserved during Chip Erase if the EESAVE Fuse is programmed. Load Command "Chip Erase": - 1. Set XA1, XA0 to "10". This enables command loading. - 2. Set BS1 to "0". - 3. Set DATA to "1000 0000". This is the command for Chip Erase. - 4. Give XTAL1 a positive pulse. This loads the command. - 5. Give WR a negative pulse. This starts the Chip Erase. RDY/BSY goes low. - 6. Wait until RDY/BSY goes high before loading a new command. #### 32.8.4 Programming the Flash The Flash is organized in pages as a number of Words in a Page and number of Pages in the Flash. When programming the Flash, the program data is latched into a page buffer. This allows one page of program data to be programmed simultaneously. The following procedure describes how to program the entire Flash memory: #### Step A. Load Command "Write Flash" - 1. Set XA1, XA0 to "10". This enables command loading. - Set BS1 to "0". - 3. Set DATA to "0001 0000". This is the command for Write Flash. - 4. Give XTAL1 a positive pulse. This loads the command. #### Step B. Load Address Low Byte 1. Set XA1, XA0 to "00". This enables address loading. - 2. Set BS1 to "0". This selects low address. - 3. Set DATA = Address low byte (0x00 0xFF). - 4. Give XTAL1 a positive pulse. This loads the address low byte. #### Step C. Load Data Low Byte - 1. Set XA1, XA0 to "01". This enables data loading. - 2. Set DATA = Data low byte (0x00 0xFF). - 3. Give XTAL1 a positive pulse. This loads the data byte. ### Step D. Load Data High Byte - 1. Set BS1 to "1". This selects high data byte. - 2. Set XA1, XA0 to "01". This enables data loading. - 3. Set DATA = Data high byte (0x00 0xFF). - 4. Give XTAL1 a positive pulse. This loads the data byte. #### Step E. Latch Data - 1. Set BS1 to "1". This selects high data byte. - 2. Give PAGEL a positive pulse. This latches the data bytes. (Refer to figure Programming the Flash Waveforms, in this section, for signal waveforms.) # Step F. Repeat B Through E Until the Entire Buffer is Filled or Until All Data Within the Page is Loaded While the lower bits in the address are mapped to words within the page, the higher bits address the pages within the FLASH. This is illustrated in the following figure, Addressing the Flash Which is Organized in Pages, in this section. Note that if less than eight bits are required to address words in the page (page size < 256), the most significant bit(s) in the address low byte are used to address the page when performing a Page Write. #### Step G. Load Address High Byte - 1. Set XA1, XA0 to "00". This enables address loading. - Set BS1 to "1". This selects high address. - 3. Set DATA = Address high byte (0x00 0xFF). - 4. Give XTAL1 a positive pulse. This loads the address high byte. #### Step H. Program Page - 1. Give WR a negative pulse. This starts programming of the entire page of data. RDY/BSY goes low. - 2. Wait until RDY/BSY goes high. (Refer to the figure, Programming the Flash Waveforms, in this section for signal waveforms.) # Step I. Repeat B Through H Until the Entire Flash is Programmed or Until All Data Has Been Programmed #### Step J. End Page Programming - 1. 1. Set XA1, XA0 to "10". This enables command loading. - 2. Set DATA to "0000 0000". This is the command for No Operation. 3. Give XTAL1 a positive pulse. This loads the command, and the internal write signals are reset. Figure 32-2. Addressing the Flash Which is Organized in Pages **Note:** PCPAGE and PCWORD are listed in table *No. of Words in a Page and No. of Pages* in the Flash in *Page Size* section. Programming the Flash Waveforms Note: "XX" is don't care. The letters refer to the programming description above. #### 32.8.5 Programming the EEPROM The EEPROM is organized in pages, refer to table, No. of Words in a Page and No. of Pages in the EEPROM, in the Page Size section. When programming the EEPROM, the program data is latched into a page buffer. This allows one page of data to be programmed simultaneously. The programming algorithm for the EEPROM data memory is as follows (for details on Command, Address, and Data loading, refer to Programming the Flash): - 1. Step A: Load Command "0001 0001". - 2. Step G: Load Address High Byte (0x00 0xFF). - 3. Step B: Load Address Low Byte (0x00 0xFF). - 4. Step C: Load Data (0x00 0xFF). - 5. Step E: Latch data (give PAGEL a positive pulse). - 6. Step K: Repeat 3 through 5 until the entire buffer is filled. - Step L: Program EEPROM page. - 7.1. Set BS1 to "0". - 7.2. Give WR a negative pulse. This starts programming of the EEPROM page. RDY/BSY goes low. - 7.3. Wait until to RDY/BSY goes high before programming the next page (refer to the following figure for signal waveforms). Figure 32-3. Programming the EEPROM Waveforms #### 32.8.6 Reading the Flash The algorithm for reading the Flash memory is as follows (refer to Programming the Flash in this chapter for details on Command and Address loading): - 1. Step A: Load Command "0000 0010". - Step G: Load Address High Byte (0x00 0xFF). - 3. Step B: Load Address Low Byte (0x00 0xFF). - 4. Set $\overline{\text{OE}}$ to "0", and BS1 to "0". The Flash word low byte can now be read at DATA. - 5. Set BS1 to "1". The Flash word high byte can now be read at DATA. - 6. Set OE to "1". #### 32.8.7 Reading the EEPROM The algorithm for reading the EEPROM memory is as follows (refer to Programming the Flash for details on Command and Address loading): - 1. Step A: Load Command "0000 0011". - 2. Step G: Load Address High Byte (0x00 0xFF). - 3. Step B: Load Address Low Byte (0x00 0xFF). - 4. Set $\overline{\text{OE}}$ to "0", and BS1 to "0". The EEPROM Data byte can now be read at DATA. - 5. Set <del>OE</del> to "1". ### 32.8.8 Programming the Fuse Low Bits The algorithm for programming the Fuse Low bits is as follows (refer to Programming the Flash for details on Command and Data loading): - 1. Step A: Load Command "0100 0000". - Step C: Load Data Low Byte. Bit n = "0" programs and bit n = "1" erases the Fuse bit. - 3. Give WR a negative pulse and wait for RDY/BSY to go high. ### 32.8.9 Programming the Fuse High Bits The algorithm for programming the Fuse High bits is as follows (refer to Programming the Flash for details on Command and Data loading): - 1. Step A: Load Command "0100 0000". - 2. Step C: Load Data Low Byte. Bit n = "0" programs and bit n = "1" erases the Fuse bit. - 3. Set BS1 to "1" and BS2 to "0". This selects high data byte. - 4. Give WR a negative pulse and wait for RDY/BSY to go high. - 5. Set BS1 to "0". This selects low data byte. #### 32.8.10 Programming the Extended Fuse Bits The algorithm for programming the Extended Fuse bits is as follows (refer to Programming the Flash for details on Command and Data loading): - 1. Step A: Load Command "0100 0000". - 2. Step C: Load Data Low Byte. Bit n = "0" programs and bit n = "1" erases the Fuse bit. - 3. Set BS1 to "0" and BS2 to "1". This selects extended data byte. - 4. Give WR a negative pulse and wait for RDY/BSY to go high. - 5. Set BS2 to "0". This selects low data byte. #### 32.8.11 Programming the Lock Bits The algorithm for programming the Lock bits is as follows (refer to Programming the Flash for details on Command and Data loading): - Step A: Load Command "0010 0000". - 2. Step C: Load Data Low Byte. Bit n = "0" programs the Lock bit. If LB mode 3 is programmed (LB1 and LB2 is programmed), it is not possible to program the Boot Lock bits by any External Programming mode. - 3. Give WR a negative pulse and wait for RDY/BSY to go high. The Lock bits can only be cleared by executing Chip Erase. ## 32.8.12 Reading the Fuse and Lock Bits The algorithm for reading the Fuse and Lock bits is as follows (refer to Programming the Flash for details on Command loading): - 1. Step A: Load Command "0000 0100". - 2. Set $\overline{\mathsf{OE}}$ to "0", BS2 to "0" and BS1 to "0". The status of the Fuse Low bits can now be read at DATA ("0" means programmed). - 3. Set $\overline{\mathsf{OE}}$ to "0", BS2 to "1" and BS1 to "1". The status of the Fuse High bits can now be read at DATA ("0" means programmed). - 4. Set $\overline{OE}$ to "0", BS2 to "1", and BS1 to "0". The status of the Extended Fuse bits can now be read at DATA ("0" means programmed). - 5. Set $\overline{\text{OE}}$ to "0", BS2 to "0" and BS1 to "1". The status of the Lock bits can now be read at DATA ("0" means programmed). - 6. Set <del>OE</del> to "1". Figure 32-5. Mapping Between BS1, BS2 and the Fuse and Lock Bits During Read ### 32.8.13 Reading the Signature Bytes The algorithm for reading the Signature bytes is as follows (refer to Programming the Flash for details on Command and Address loading): - 1. Step A: Load Command "0000 1000". - 2. Step B: Load Address Low Byte (0x00 0x02). - 3. Set $\overline{OE}$ to "0", and BS1 to "0". The selected Signature byte can now be read at DATA. - 4. Set <del>OE</del> to "1". ### 32.8.14 Reading the Calibration Byte The algorithm for reading the Calibration byte is as follows (refer to Programming the Flash for details on Command and Address loading): - 1. Step A: Load Command "0000 1000". - 2. Step B: Load Address Low Byte, 0x00. - 3. Set $\overline{OE}$ to "0", and BS1 to "1". The Calibration byte can now be read at DATA. - 4. Set OE to "1". #### 32.8.15 Parallel Programming Characteristics For characteristics of the Parallel Programming, refer to Parallel Programming Characteristics. # 32.9 Serial Downloading Both the Flash and EEPROM memory arrays can be programmed using the serial SPI bus while RESET is pulled to GND. The serial interface consists of pins SCK, MOSI (input) and MISO (output). After RESET is set low, the Programming Enable instruction needs to be executed first before the program/ erase operations can be executed. Figure 32-6. Serial Programming and Verify, $V_{CC}$ = 1.8 - 5.5V - 1. If the device is clocked by the internal Oscillator, it is no need to connect a clock source to the XTAL1 pin. - 2. $V_{CC}$ 0.3V < AVCC < $V_{CC}$ + 0.3V, however, AVCC should always be within the specified voltage range ( $V_{CC}$ ) for the device. When programming the EEPROM, an auto-erase cycle is built into the self-timed programming operation (in the Serial mode ONLY) and there is no need to first execute the Chip Erase instruction. The Chip Erase operation turns the content of every memory location in both the Program and EEPROM arrays into 0xFF. Depending on CKSEL Fuses, a valid clock must be present. The minimum low and high periods for the serial clock (SCK) input are defined as follows: - Low: > 2 CPU clock cycles for $f_{ck}$ < 12 MHz, 3 CPU clock cycles for $f_{ck} \ge 12$ MHz - High: > 2 CPU clock cycles for $f_{ck}$ < 12 MHz, 3 CPU clock cycles for $f_{ck} \ge 12$ MHz ### 32.9.1 Serial Programming Pin Mapping Table 32-15. Pin Mapping Serial Programming | Symbol | Pins | I/O | Description | |--------|------|-----|-----------------| | MOSI | РВ3 | I | Serial Data in | | MISO | PB4 | 0 | Serial Data out | | SCK | PB5 | I | Serial Clock | **Note:** The pin mapping for SPI programming is listed. Not all parts use the SPI pins dedicated for the internal SPI interface. ### 32.9.2 Serial Programming Algorithm When writing serial data to the device, data is clocked on the rising edge of SCK. When reading data from the device, data is clocked on the falling edge of SCK. Refer to the figure, Serial Programming Waveforms in SPI Serial Programming Characteristics section for timing details. To program and verify the device in the serial programming mode, the following sequence is recommended (see Serial Programming Instruction set in Table 32-17): - 1. Power-up sequence: - Apply power between $V_{CC}$ and GND while $\overline{RESET}$ and SCK are set to "0". In some systems, the programmer cannot guarantee that SCK is held low during power-up. In this case, RESET must be given a positive pulse of at least two CPU clock cycles duration after SCK has been set to "0". - 2. Wait for at least 20 ms and enable serial programming by sending the Programming Enable serial instruction to pin MOSI. - 3. The serial programming instructions will not work if the communication is out of synchronization. When in sync. the second byte (0x53), will echo back when issuing the third byte of the Programming Enable instruction. Whether the echo is correct or not, all four bytes of the instruction must be transmitted. If the 0x53 did not echo back, give RESET a positive pulse and issue a new Programming Enable command. - 4. The Flash is programmed one page at a time. The memory page is loaded one byte at a time by supplying the 6 LSB of the address and data together with the Load Program Memory Page instruction. To ensure correct loading of the page, the data low byte must be loaded before data high byte is applied for a given address. The Program Memory Page is stored by loading the Write Program Memory Page instruction with the 7 MSB of the address. If polling (RDY/BSY) is not used, the user must wait at least two\_FLASH before issuing the next page. Accessing the serial programming interface before the Flash write operation completes can result in incorrect programming. - 5. A: The EEPROM array is programmed one byte at a time by supplying the address and data together with the appropriate Write instruction. An EEPROM memory location is first automatically erased before new data is written. If polling (RDY/BSY) is not used, the user must wait at least two\_EEPROM before issuing the next byte. In a chip erased device, no 0xFFs in the data file(s) need to be programmed. - B: The EEPROM array is programmed one page at a time. The Memory page is loaded one byte at a time by supplying the 6 LSB of the address and data together with the Load EEPROM Memory Page instruction. The EEPROM Memory Page is stored by loading the Write EEPROM Memory Page Instruction with the 7 MSB of the address. When using EEPROM page access only byte locations loaded with the Load EEPROM Memory Page instruction is altered. The remaining locations remain unchanged. If polling (RDY/ $\overline{\text{BSY}}$ ) is not used, the user must wait at least $t_{\text{WD\_EEPROM}}$ before issuing the next byte. In a chip erased device, no 0xFF in the data file(s) need to be programmed. - 6. Any memory location can be verified by using the Read instruction which returns the content at the selected address at serial output MISO. - 7. At the end of the programming session, RESET can be set high to commence normal operation. - 8. Power-off sequence (if needed): Set RESET to "1". Turn V<sub>CC</sub> power off. Table 32-16. Typical Wait Delay Before Writing the Next Flash or EEPROM Location | Symbol | Typical Wait Delay | |------------------------|--------------------| | t <sub>WD_FLASH</sub> | 2.6 ms | | t <sub>WD_EEPROM</sub> | 3.6 ms | | t <sub>WD_ERASE</sub> | 10.5 ms | | t <sub>WD_FUSE</sub> | 2.6 ms | #### **Serial Programming Instruction Set** 32.9.3 This section describes the Instruction Set. **Table 32-17. Serial Programming Instruction Set (Hexadecimal Values)** | Instruction/Operation | Instruction Format | | | | | | | |--------------------------------------------|--------------------|--------------------------|---------------------------|--------------------|--|--|--| | | Byte 1 | Byte 2 | Byte 3 | Byte 4 | | | | | Programming Enable | 0xAC | 0x53 | 0x00 | 0x00 | | | | | Chip Erase (Program Memory/EEPROM) | 0xAC | 0x80 | 0x00 | 0x00 | | | | | Poll RDY/BSY | 0xF0 | 0x00 | 0x00 | data byte out | | | | | Load Instructions | | | | | | | | | Load Extended Address byte <sup>(1)</sup> | 0x4D | 0x00 | Extended adr | 0x00 | | | | | Load Program Memory Page, High byte | 0x48 | 0x00 | adr LSB | high data byte in | | | | | Load Program Memory Page, Low byte | 0x40 | 0x00 | adr LSB | low data byte in | | | | | Load EEPROM Memory Page (page access) | 0xC1 | 0x00 | 0000 000aa <sup>(2)</sup> | data byte in | | | | | Read Instructions <sup>(5)</sup> | | | | | | | | | Read Program Memory, High byte | 0x28 | adr MSB | adr LSB | high data byte out | | | | | Read Program Memory, Low byte | 0x20 | adr MSB | adr LSB | low data byte out | | | | | Read EEPROM Memory | 0xA0 | 0000 00aa <sup>(2)</sup> | aaaa aaaa <sup>(2)</sup> | data byte out | | | | | Read Lock bits <sup>(3)</sup> | 0x58 | 0x00 | 0x00 | data byte out | | | | | Read Signature Byte | 0x30 | 0x00 | 0000 000aa <sup>(2)</sup> | data byte out | | | | | Read Fuse bits <sup>(3)</sup> | 0x50 | 0x00 | 0x00 | data byte out | | | | | Read Fuse High bits <sup>(3)</sup> | 0x58 | 0x08 | 0x00 | data byte out | | | | | Read Extended Fuse Bits <sup>(3)</sup> | 0x50 | 0x08 | 0x00 | data byte out | | | | | Read Calibration Byte | 0x38 | 0x00 | 0x00 | data byte out | | | | | Write Instructions <sup>(5)</sup> | | | | | | | | | Write Program Memory Page <sup>(6)</sup> | 0x4C | adr MSB <sup>(8)</sup> | adr LSB <sup>(8)</sup> | 0x00 | | | | | Write EEPROM Memory | 0xC0 | 0000 00aa <sup>(2)</sup> | aaaa aaaa <sup>(2)</sup> | data byte in | | | | | Write EEPROM Memory Page (page access) | 0xC2 | 0000 00aa <sup>(2)</sup> | aaaa aa00 <sup>(2)</sup> | 0x00 | | | | | Write Lock bits <sup>(3)(4)</sup> | 0xAC | 0xE0 | 0x00 | data byte in | | | | | Write Fuse bits <sup>(3)(4)</sup> | 0xAC | 0xA0 | 0x00 | data byte in | | | | | Write Fuse High bits <sup>(3)(4)</sup> | 0xAC | 0xA8 | 0x00 | data byte in | | | | | Write Extended Fuse Bits <sup>(3)(4)</sup> | 0xAC | 0xA4 | 0x00 | data byte in | | | | Note: - 1. Not all instructions are applicable for all parts. - 2. a = address. - 3. Bits are programmed '0', unprogrammed '1'. - 4. To ensure future compatibility, unused Fuses and Lock bits should be unprogrammed ('1'). - 5. Refer to the corresponding section for Fuse and Lock bits, Calibration and Signature bytes and Page size. - 6. Instructions accessing program memory use a word address. This address may be random within the page range. **Note:** See http://www.microchip.com/design-centers/8-bit/microchip-avr-mcus for Application Notes regarding programming and programmers. If the LSB in RDY/BSY data byte out is '1', a programming operation is still pending. Wait until this bit returns '0' before the next instruction is carried out. Within the same page, the low data byte must be loaded prior to the high data byte. After data is loaded into the page buffer, program the EEPROM page. Refer to the following figure. Within the same moisture group, the user should not configure all the sensors to the single multi-touch group. Figure 32-7. Serial Programming Instruction Example Serial Programming Instruction # 32.9.4 SPI Serial Programming Characteristics # Figure 32-8. Serial Programming Waveforms # 33. Electrical Characteristics # 33.1 Absolute Maximum Ratings ### Table 33-1. Absolute Maximum Ratings | Operating Temperature | -55°C to +125°C | |--------------------------------------------------------|--------------------------------| | Storage Temperature | -65°C to +150°C | | Voltage on any Pin except RESET with respect to Ground | -0.5V to V <sub>CC</sub> +0.5V | | Voltage on RESET with respect to Ground | -0.5V to +13.0V | | Maximum Operating Voltage | 6.0V | | DC Current per I/O Pin | 40.0 mA | | DC Current VCC and GND Pins | 100.0 mA | **Note:** Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or other conditions beyond those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. **Note:** During parallel programming, a 12V signal is connected to the Reset pin. There is therefore no internal protection diode from the Reset pin to $V_{CC}$ . To achieve the same protection on the Reset pin as on other I/O pins external protection should be added. #### 33.2 DC Characteristics Table 33-2. Common DC Characteristics $T_A = -40^{\circ}\text{C}$ to $105^{\circ}\text{C}$ , $V_{CC} = 1.8\text{V}$ to 5.5V (unless otherwise noted) | Symbol | Parameter | Condition | Min. | Тур. | Max. | Units | |------------------|----------------------------------|-------------------------------|-----------------------------------|------|-----------------------------------|-------| | V <sub>IL</sub> | Input Low Voltage, except XTAL1 | V <sub>CC</sub> = 1.8V - 2.4V | -0.5 | | 0.2V <sub>CC</sub> <sup>(1)</sup> | V | | | and RESET pin | V <sub>CC</sub> = 2.4V - 5.5V | -0.5 | | 0.3V <sub>CC</sub> <sup>(1)</sup> | | | V <sub>IH</sub> | Input High Voltage, except XTAL1 | V <sub>CC</sub> = 1.8V - 2.4V | 0.7V <sub>CC</sub> <sup>(2)</sup> | | V <sub>CC</sub> + 0.5 | V | | | and RESET pins | V <sub>CC</sub> = 2.4V - 5.5V | 0.6V <sub>CC</sub> <sup>(2)</sup> | | V <sub>CC</sub> + 0.5 | | | V <sub>IL1</sub> | Input Low Voltage,<br>XTAL1 pin | V <sub>CC</sub> = 1.8V - 5.5V | -0.5 | | 0.1V <sub>CC</sub> <sup>(1)</sup> | V | | V <sub>IH1</sub> | Input High Voltage, | V <sub>CC</sub> = 1.8V - 2.4V | 0.8V <sub>CC</sub> <sup>(2)</sup> | | V <sub>CC</sub> + 0.5 | V | | | XTAL1 pin | V <sub>CC</sub> = 2.4V - 5.5V | 0.7V <sub>CC</sub> <sup>(2)</sup> | | V <sub>CC</sub> + 0.5 | | | V <sub>IL2</sub> | Input Low Voltage,<br>RESET pin | V <sub>CC</sub> = 1.8V - 5.5V | -0.5 | | 0.1V <sub>CC</sub> <sup>(1)</sup> | V | | Symbol | Parameter | Condition | | Min. | Тур. | Max. | Units | |-------------------|-------------------------------------------|-------------------------------------------------------------------------|-----------------------|-----------------------------------|------|-----------------------------------|-------| | V <sub>IH2</sub> | Input High Voltage,<br>RESET pin | V <sub>CC</sub> = 1.8V - | 5.5V | 0.9V <sub>CC</sub> <sup>(2)</sup> | | V <sub>CC</sub> + 0.5 | V | | V <sub>IL3</sub> | Input Low Voltage, | V <sub>CC</sub> = 1.8V - | 2.4V | -0.5 | | 0.2V <sub>CC</sub> <sup>(1)</sup> | V | | | RESET pin as I/O | V <sub>CC</sub> = 2.4V - | 5.5V | -0.5 | | 0.3V <sub>CC</sub> <sup>(1)</sup> | | | V <sub>IH3</sub> | Input High Voltage,<br>RESET pin as I/O | V <sub>CC</sub> = 1.8V - | 2.4V | 0.7V <sub>CC</sub> <sup>(2)</sup> | | V <sub>CC</sub> + 0.5 | V | | | | V <sub>CC</sub> = 2.4V - | 5.5V | 0.6V <sub>CC</sub> <sup>(2)</sup> | | V <sub>CC</sub> + 0.5 | | | V <sub>OL</sub> | Output Low Voltage <sup>(4)</sup> | I <sub>OL</sub> = 20mA, | T <sub>A</sub> =85°C | | | 0.9 | | | | except RESET pin | V <sub>CC</sub> = 5V | T <sub>A</sub> =105°C | | | 1.0 | | | | | I <sub>OL</sub> = 10mA, | T <sub>A</sub> =85°C | | | 0.6 | | | | | V <sub>CC</sub> = 3V | T <sub>A</sub> =105°C | | | 0.7 | V | | V <sub>OH</sub> | Output High Voltage <sup>(3)</sup> | I <sub>OH</sub> = 20mA, | T <sub>A</sub> =85°C | 4.0 | | | | | | except Reset pin | V <sub>CC</sub> = 5V | T <sub>A</sub> =105°C | 3.9 | | | | | | | I <sub>OH</sub> = 10mA, | T <sub>A</sub> =85°C | 2.1 | | | | | | | $V_{CC} = 3V$ | T <sub>A</sub> =105°C | 2.0 | | | V | | I <sub>IL</sub> | Input Leakage<br>Current I/O Pin | V <sub>CC</sub> = 5.5V, p<br>(absolute val | | | | 1 | μΑ | | I <sub>IH</sub> | Input Leakage<br>Current I/O Pin | V <sub>CC</sub> = 5.5V, p<br>(absolute val | - | | | 1 | μΑ | | R <sub>RST</sub> | Reset Pull-up Resistor | | | 30 | | 60 | kΩ | | R <sub>PU</sub> | I/O Pin Pull-up Resistor | | | 20 | | 50 | kΩ | | V <sub>ACIO</sub> | Analog Comparator<br>Input Offset Voltage | V <sub>CC</sub> = 1.8-5V,<br>0V <v<sub>in<v<sub>CC-0.1V</v<sub></v<sub> | | | <10 | 40 | mV | | I <sub>ACLK</sub> | Analog Comparator Input Leakage Current | $V_{CC}=5V$ , $V_{in}=V_{CC}/2$ | | -50 | | 50 | nA | | t <sub>ACID</sub> | Analog Comparator<br>Propagation Delay | | | | 400 | | ns | - 1. "Max." means the highest value where the pin is guaranteed to be read as low. - 2. "Min." means the lowest value where the pin is guaranteed to be read as high. - Although each I/O port can source more than the test conditions (20 mA at $V_{CC}$ = 5V, 10 mA at $V_{CC}$ = 3V) under steady state conditions (non-transient), the following must be observed: - 3.1. The sum of all I<sub>OH</sub>, for ports C0 - C5, D0- D4, ADC7, RESET should not exceed 100 mA. - 3.2. The sum of all I<sub>OH</sub>, for ports B0 - B5, D5 - D7, ADC6, XTAL1, XTAL2 should not exceed 100 mA. - If II<sub>OH</sub> exceeds the test condition, V<sub>OH</sub> may exceed the related specification. Pins are not guaranteed to source current greater than the listed test condition. - 4. Although each I/O port can sink more than the test conditions (20 mA at $V_{CC}$ = 5V, 10 mA at $V_{CC}$ = 3V) under steady state conditions (non-transient), the following must be observed: - The sum of all I<sub>OL</sub>, for ports C0 C5, ADC7, ADC6 should not exceed 100 mA. - 4.2. The sum of all I<sub>OL</sub>, for ports B0 - B5, D5 - D7, XTAL1, XTAL2 should not exceed 100 mA. - 4.3. The sum of all I<sub>OL</sub>, for ports D0 - D4, RESET should not exceed 100 mA. If $I_{OL}$ exceeds the test condition, $V_{OL}$ may exceed the related specification. Pins are not guaranteed to sink current greater than the listed test condition. #### **Related Links** Minimizing Power Consumption #### 33.3 **Power Consumption** ### Table 33-3. ATmega328PB DC Characteristics - $T_A$ = -40°C to 105°C, $V_{CC}$ = 1.8V to 5.5V (unless otherwise noted) | Symbol | Parameter | Condition | | Min. | Typ. <sup>(2)</sup> | Max. | Units | |--------|-------------------------------------|-------------------------------------------|-----------|------|---------------------|------|-------| | ICC | Power Supply Current <sup>(1)</sup> | Active 1 MHz, VCC = 2V | T=85°C | | 0.2 | 0.5 | mA | | | | | T=105°C | | 0.2 | 0.6 | | | | | Active 4 MHz, VCC = 3V | T=85°C | | 1.4 | 2.5 | | | | | | T=105°C | | 1.4 | 2.75 | | | | | Active 8 MHz, VCC = 5V | T=85°C | | 5.2 | 9.0 | | | | | | T=105°C | | 5.2 | 10 | | | | | Idle 1 MHz, VCC = 2V | T=85°C | | 0.06 | 0.15 | | | | | | T=105°C | | 0.06 | 0.20 | | | | | Idle 4 MHz, VCC = 3V | T=85°C | | 0.4 | 0.7 | | | | | | T=105°C | | 0.4 | 8.0 | | | | | Idle 8 MHz, VCC = 5V | T=85°C | | 1.5 | 2.7 | | | | | | T=105°C | | 1.5 | 3.0 | | | | Power-save mode <sup>(3)</sup> | 32 KHz TOSC enabled, | T = 25°C | | 1.3 | | μΑ | | | | V <sub>CC</sub> = 1.8V | T = 85°C | | 1.9 | | | | | | | T = 105°C | | 2.5 | | | | | | 32 KHz TOSC enabled, V <sub>CC</sub> = 3V | T = 25°C | | 1.5 | | | | Symbol | Parameter | Condition | | | Typ. <sup>(2)</sup> | Max. | Units | |--------|---------------------------------------------------------|------------------------|-----------|--|---------------------|------|-------| | | | | T = 85°C | | 2.1 | | | | | | | T = 105°C | | 2.8 | | | | | Power-down mode <sup>(3)(4)</sup> WDT enabled, VCC = 3\ | WDT enabled, VCC = 3V | T = 25°C | | 3.2 | | | | | | | T = 85°C | | 3.8 | 8 | | | | | | T = 105°C | | 4.6 | 10 | | | | | WDT disabled, VCC = 3V | T = 25°C | | 0.2 | | | | | | | T = 85°C | | 0.7 | 2 | | | | | | T = 105°C | | 1.4 | 5 | | - 1. Values with *Minimizing Power Consumption* enabled (0xFF). - 2. Typical values are at 25°C unless otherwise noted. - 3. The current consumption values include input leakage current. **Note:** No clock is applied to the pad during power-down mode. # 33.4 Speed Grades Maximum frequency is dependent on $V_{CC}$ . As shown in Figure. Maximum Frequency vs. $V_{CC}$ , the Maximum Frequency vs. $V_{CC}$ curve is linear between 1.8V < $V_{CC}$ < 2.7V and between 2.7V < $V_{CC}$ < 4.5V. Figure 33-1. Maximum Frequency vs. V<sub>CC</sub> ### 33.5 Clock Characteristics # 33.5.1 Calibrated Internal RC Oscillator Accuracy Table 33-4. Calibration Accuracy of Internal RC Oscillator | | Frequency | V <sub>CC</sub> | Temperature | Calibration Accuracy | |------------------------|---------------|-----------------|-----------------|----------------------| | Factory<br>Calibration | 8.0 MHz | 2.7V - 4.2V | 0°C to +50°C | ±2% | | | 8.0 MHz | 1.8V - 5.5V | 0°C to +70°C | ±3.5% | | | 8.0 MHz | 1.8V - 5.5V | -40°C to +105°C | ±5% | | User<br>Calibration | 7.3 - 8.1 MHz | 1.8V - 5.5V | -40°C to - 85°C | ±1% | #### Note: 1. Accuracy of oscillator frequency at calibration point, fixed temperature and fixed voltage. #### 33.5.2 External Clock Drive Waveforms Figure 33-2. External Clock Drive Waveforms #### 33.5.3 External Clock Drive Table 33-5. External Clock Drive | Symbol | Parameter | V <sub>CC</sub> = 1.8 - 5.5V | | V <sub>CC</sub> = 2.7 - 5.5V | | V <sub>CC</sub> = 4.5 - 5.5V | | Units | |---------------------|---------------------------------------------------|------------------------------|------|------------------------------|------|------------------------------|------|-------| | | | Min. | Max. | Min. | Max. | Min. | Max. | | | 1/t <sub>CLCL</sub> | Oscillator Frequency | 0 | 4 | 0 | 10 | 0 | 20 | MHz | | t <sub>CLCL</sub> | Clock Period | 250 | - | 100 | - | 50 | - | ns | | t <sub>CHCX</sub> | High Time | 100 | - | 40 | - | 20 | - | ns | | t <sub>CLCX</sub> | Low Time | 100 | - | 40 | - | 20 | - | ns | | t <sub>CLCH</sub> | Rise Time | _ | 2.0 | - | 1.6 | - | 0.5 | μs | | t <sub>CHCL</sub> | Fall Time | - | 2.0 | - | 1.6 | - | 0.5 | μs | | $\Delta t_{CLCL}$ | Change in period from one clock cycle to the next | - | 2 | - | 2 | - | 2 | % | # 33.6 System and Reset Characteristics Table 33-6. Reset, Brown-out and Internal Voltage Characteristics<sup>(1)</sup> | Symbol | Parameter | Condition | Min. | Тур | Max | Units | |-------------------|-----------------------------------------------------------|----------------------------------------------|---------------------|-----|---------------------|-------| | V <sub>POT</sub> | Power-on Reset Threshold Voltage (rising) | | 1.1 | 1.5 | 1.7 | V | | | Power-on Reset Threshold Voltage (falling) <sup>(2)</sup> | | 0.6 | 1.0 | 1.7 | V | | SR <sub>ON</sub> | Power-on Slope Rate | | 0.01 | - | 9 | V/ms | | V <sub>RST</sub> | RESET Pin Threshold Voltage | | 0.2 V <sub>CC</sub> | - | 0.9 V <sub>CC</sub> | V | | t <sub>RST</sub> | Minimum pulse width on RESET Pin | | - | - | 2.5 | μs | | V <sub>HYST</sub> | Brown-out Detector Hysteresis | | - | 50 | - | mV | | t <sub>BOD</sub> | Min. Pulse Width on Brown-out Reset | | _ | 2 | _ | μs | | $V_{BG}$ | Bandgap reference voltage | | 1.0 | 1.1 | 1.2 | V | | t <sub>BG</sub> | Bandgap reference start-up time | V <sub>CC</sub> =2.7<br>T <sub>A</sub> =25°C | - | 40 | 70 | μs | | I <sub>BG</sub> | Bandgap reference current consumption | V <sub>CC</sub> =2.7<br>T <sub>A</sub> =25°C | - | 10 | - | μΑ | #### Note: - 1. Values are guidelines only. - 2. The Power-on Reset will not work unless the supply voltage has been below VPOT (falling) Table 33-7. BODLEVEL Fuse Coding<sup>(1)(2)</sup> | BODLEVEL [2:0] Fuses | Min. V <sub>BOT</sub> | Typ. V <sub>BOT</sub> | Max V <sub>BOT</sub> | Units | |----------------------|-----------------------|-----------------------|----------------------|-------| | 111 | BOD Disabled | | | | | 110 | 1.7 | 1.8 | 2.0 | V | | 101 | 2.5 | 2.7 | 2.9 | | | 100 | 4.1 | 4.3 | 4.5 | | | 011 - 000 | Reserved | | | | **Note:** $V_{BOT}$ may be below nominal minimum operating voltage for some devices. For devices where this is the case, the device is tested down to $V_{CC} = V_{BOT}$ during the production test. This guarantees that a Brown-Out Reset will occur before $V_{CC}$ drops to a voltage where correct operation of the microcontroller is no longer guaranteed. The test is performed using BODLEVEL = 110, 101 and 100. **Note:** V<sub>BOT</sub> tested at 25°C and 85°C in production # 33.7 SPI Timing Characteristics # Table 33-8. SPI Timing Parameters | | Description | Mode | Min. | Тур | Max | Units | |----|---------------------------------|--------|---------------------|------------------------|------|-------| | 1 | SCK period | Master | - | See Table 23-5 | - | ns | | 2 | SCK high/low | Master | - | 50% duty cycle | - | | | 3 | Rise/Fall time | Master | - | 3.6 | - | | | 4 | Setup | Master | - | 10 | - | | | 5 | Hold | Master | - | 10 | - | | | 6 | Out to SCK | Master | - | 0.5 • t <sub>sck</sub> | - | | | 7 | SCK to out | Master | - | 10 | - | | | 8 | SCK to out high | Master | - | 10 | - | | | 9 | SS low to out | Slave | - | 15 | - | | | 10 | SCK period | Slave | 4 • t <sub>ck</sub> | - | - | | | 11 | SCK high/<br>low <sup>(1)</sup> | Slave | 2 • t <sub>ck</sub> | - | - | | | 12 | Rise/Fall time | Slave | - | - | 1600 | | | 13 | Setup | Slave | 10 | - | - | | | 14 | Hold | Slave | t <sub>ck</sub> | - | - | | | 15 | SCK to out | Slave | - | 15 | - | | | 16 | SCK to SS high | Slave | 20 | - | - | | | 17 | SS high to tri-state | Slave | - | 10 | - | | | 18 | SS low to SCK | Slave | 2 • t <sub>ck</sub> | - | - | | ### Note: - 1. In SPI Programming mode the minimum SCK high/low period is: - 2 t<sub>CLCL</sub> for f<sub>CK</sub> < 12 MHz</li> - 3 $t_{CLCL}$ for $f_{CK}$ > 12 MHz Figure 33-3. SPI Interface Timing Requirements (Master Mode) Figure 33-4. SPI Interface Timing Requirements (Slave Mode) ### 33.8 Two-Wire Serial Interface Characteristics Table in this section describes the requirements for devices connected to the two-wire Serial Bus. The two-wire Serial Interface meets or exceeds these requirements under the noted conditions. Timing symbols refer to Figure 33-5. Table 33-9. Two-Wire Serial Bus Requirements | Symbol | Parameter | Condition | Min. | Max | Units | |---------------------------------|--------------------------------------|-----------|-------------------------------------|-----------------------|-------| | V <sub>IL</sub> | Input Low-voltage | | -0.5 | 0.3 V <sub>CC</sub> | V | | V <sub>IH</sub> | Input High-voltage | | 0.7 V <sub>CC</sub> | V <sub>CC</sub> + 0.5 | V | | V <sub>hys</sub> <sup>(1)</sup> | Hysteresis of Schmitt Trigger Inputs | | 0.05 V <sub>CC</sub> <sup>(2)</sup> | _ | V | | Symbol | Parameter | Condition | Min. | Max | Units | |--------------------------------|----------------------------------------------------------------|------------------------------------------------------------|------------------------------------------|-------------------------------|-------| | V <sub>OL</sub> <sup>(1)</sup> | Output Low-voltage | 3mA sink current | 0 | 0.4 | V | | t <sub>r</sub> (1) | Rise Time for both SDA and SCL | | 20 + 0.1C <sub>b</sub> <sup>(3)(2)</sup> | 300 | ns | | t <sub>of</sub> <sup>(1)</sup> | Output Fall Time from $V_{\text{IHmin}}$ to $V_{\text{ILmax}}$ | 10 pF < C <sub>b</sub> < 400 pF <sup>(3)</sup> | 20 + 0.1C <sub>b</sub> <sup>(3)(2)</sup> | 250 | ns | | t <sub>SP</sub> <sup>(1)</sup> | Spikes Suppressed by Input Filter | | 0 | 50 <sup>(2)</sup> | ns | | l <sub>i</sub> | Input Current each I/O Pin | $0.1V_{CC} < V_i < 0.9V_{CC}$ | -10 | 10 | μA | | C <sub>i</sub> <sup>(1)</sup> | Capacitance for each I/O Pin | | _ | 10 | pF | | f <sub>SCL</sub> | SCL Clock Frequency | $f_{CK}^{(4)} > max(16f_{SCL}, 250$<br>kHz) <sup>(5)</sup> | 0 | 400 | kHz | | Rp | Value of Pull-up resistor | f <sub>SCL</sub> ≤ 100 kHz | $\frac{V_{\rm CC} - 0.4V}{3\text{mA}}$ | $\frac{1000\mathrm{ns}}{C_b}$ | Ω | | | | f <sub>SCL</sub> > 100 kHz | $\frac{V_{\rm CC} - 0.4V}{3\text{mA}}$ | $\frac{300\text{ns}}{C_b}$ | Ω | | t <sub>HD;STA</sub> | Hold Time (repeated) START | f <sub>SCL</sub> ≤ 100 kHz | 4.0 | _ | μs | | | Condition | f <sub>SCL</sub> > 100 kHz | 0.6 | _ | μs | | t <sub>LOW</sub> | Low Period of the SCL Clock | f <sub>SCL</sub> ≤ 100 kHz | 4.7 | _ | μs | | | | f <sub>SCL</sub> > 100 kHz | 1.3 | _ | μs | | t <sub>HIGH</sub> | High period of the SCL clock | f <sub>SCL</sub> ≤ 100 kHz | 4.0 | _ | μs | | | | f <sub>SCL</sub> > 100 kHz | 0.6 | _ | μs | | t <sub>SU;STA</sub> | Set-up time for a repeated | f <sub>SCL</sub> ≤ 100 kHz | 4.7 | _ | μs | | | START condition | f <sub>SCL</sub> > 100 kHz | 0.6 | _ | μs | | t <sub>HD;DAT</sub> | Data hold time | f <sub>SCL</sub> ≤ 100 kHz | 0 | 3.45 | μs | | | | f <sub>SCL</sub> > 100 kHz | 0 | 0.9 | μs | | t <sub>SU;DAT</sub> | Data setup time | f <sub>SCL</sub> ≤ 100 kHz | 250 | _ | ns | | | | f <sub>SCL</sub> > 100 kHz | 100 | _ | ns | | t <sub>SU;STO</sub> | Setup time for STOP condition | f <sub>SCL</sub> ≤ 100 kHz | 4.0 | _ | μs | | | | f <sub>SCL</sub> > 100 kHz | 0.6 | _ | μs | | t <sub>BUF</sub> | Bus free time between a STOP | f <sub>SCL</sub> ≤ 100 kHz | 4.7 | _ | μs | | | and START condition | f <sub>SCL</sub> > 100 kHz | 1.3 | _ | μs | - 1. This parameter is characterized and not 100% tested. - 2. Required only for $f_{SCL} > 100 \text{ kHz}$ . - 3. $C_b$ = capacitance of one bus line in pF. - 4. $f_{CK} = CPU$ clock frequency. - 5. This requirement applies to all two-wire Serial Interface operation. Other devices connected to the two-wire Serial Bus need only obey the general f<sub>SCL</sub> requirement. Figure 33-5. Two-Wire Serial Bus Timing ### 33.9 ADC Characteristics Table 33-10. ADC Characteristics | Symbol | Parameter | Condition | Min. | Тур. | Max. | Units | |---------------------------------|------------------------------------------------------------|----------------------------------------------------------------------------------------------------|-----------------------|------|-----------------------|-------| | | Resolution | | - | 10 | - | Bits | | TUE | Absolute accuracy (Including INL, DNL, quantization error, | • • • • • • • • • • • • • • • • • • • • | - | 2 | - | LSB | | | gain and offset error) | $V_{REF}$ = 4V, $V_{CC}$ = 4V, $CIk_{ADC}$ = 1 MHz | - | 4 | - | LSB | | | | $V_{REF}$ = 4V, $V_{CC}$ = 4V,<br>clk <sub>ADC</sub> = 200 kHz<br>Noise Reduction Mode | - | 2 | - | LSB | | | | V <sub>REF</sub> = 4V, V <sub>CC</sub> = 4V,<br>clk <sub>ADC</sub> = 1 MHz<br>Noise Reduction Mode | - | 4 | - | LSB | | INL | Integral Non-Linearity | $V_{REF}$ = 4V, $V_{CC}$ = 4V, $clk_{ADC}$ = 200 kHz | - | 0.5 | - | LSB | | DNL | Differential Non-Linearity | $V_{REF}$ = 4V, $V_{CC}$ = 4V, $clk_{ADC}$ = 200 kHz | - | 0.25 | - | LSB | | | Gain Error | $V_{REF}$ = 4V, $V_{CC}$ = 4V, $Clk_{ADC}$ = 200kHz | - | 2 | - | LSB | | | Offset Error | $V_{REF}$ = 4V, $V_{CC}$ = 4V, $Clk_{ADC}$ = 200 kHz | - | 2 | - | LSB | | | Conversion Time | Free Running Conversion | 13 | - | 260 | μs | | | Clock Frequency | | 50 | - | 1000 | kHz | | AV <sub>CC</sub> <sup>(1)</sup> | Analog Supply Voltage | | V <sub>CC</sub> - 0.3 | - | V <sub>CC</sub> + 0.3 | V | | Symbol | Parameter | Condition | Min. | Тур. | Max. | Units | |------------------|----------------------------|-----------|------|------|------------------|-------| | V <sub>REF</sub> | Reference Voltage | | 1.0 | - | AV <sub>CC</sub> | V | | V <sub>IN</sub> | Input Voltage | | GND | - | $V_{REF}$ | V | | | Input Bandwidth | | - | 38.5 | | kHz | | V <sub>INT</sub> | Internal Voltage Reference | | 1.0 | 1.1 | 1.2 | V | | R <sub>REF</sub> | Reference Input Resistance | | - | 50 | - | kΩ | | R <sub>AIN</sub> | Analog Input Resistance | | - | 100 | - | ΜΩ | 1. AV<sub>CC</sub> absolute min./max.: 1.8V/5.5V # 33.10 Parallel Programming Characteristics Table 33-11. Parallel Programming Characteristics, $V_{CC}$ = 5V ± 10% | Symbol | Parameter | Min. | Max. | Units | |----------------------|------------------------------------------------------|------|------|-------| | $V_{PP}$ | Programming Enable Voltage | 11.5 | 12.5 | V | | I <sub>PP</sub> | Programming Enable Current | - | 250 | μA | | t <sub>DVXH</sub> | Data and Control Valid before XTAL1 High | 67 | - | ns | | t <sub>XLXH</sub> | XTAL1 Low to XTAL1 High | 300 | - | ns | | t <sub>XHXL</sub> | XTAL1 Pulse Width High | 150 | - | ns | | t <sub>XLDX</sub> | Data and Control Hold after XTAL1 Low | 67 | - | ns | | t <sub>XLWL</sub> | XTAL1 Low to WR Low | 0 | - | ns | | t <sub>XLPH</sub> | XTAL1 Low to PAGEL high | 0 | - | ns | | t <sub>PLXH</sub> | PAGEL low to XTAL1 high | 150 | - | ns | | t <sub>BVPH</sub> | BS1 Valid before PAGEL High | 67 | - | ns | | t <sub>PHPL</sub> | PAGEL Pulse Width High | 200 | - | ns | | t <sub>PLBX</sub> | BS1 Hold after PAGEL Low | 67 | - | ns | | t <sub>WLBX</sub> | BS2/1 Hold after RDY/BSY high | 67 | - | ns | | t <sub>PLWL</sub> | PAGEL Low to WR Low | 67 | - | ns | | t <sub>BVWL</sub> | BS1 Valid to WR Low | 67 | - | ns | | t <sub>WLWH</sub> | WR Pulse Width Low | 150 | - | ns | | t <sub>WLRL</sub> | WR Low to RDY/BSY Low | 0 | 1 | μs | | t <sub>WLRH</sub> | WR Low to RDY/BSY High <sup>(1)</sup> | 2 | 4.5 | ms | | t <sub>WLRH_CE</sub> | WR Low to RDY/BSY High for Chip Erase <sup>(2)</sup> | 7.5 | 12 | ms | | t <sub>XLOL</sub> | XTAL1 Low to OE Low | 0 | - | ns | | Symbol | Parameter | Min. | Max. | Units | |-------------------|----------------------------|------|------|-------| | t <sub>BVDV</sub> | BS1 Valid to DATA valid | 0 | 500 | ns | | t <sub>OLDV</sub> | OE Low to DATA Valid | - | 500 | ns | | t <sub>OHDZ</sub> | OE High to DATA Tri-stated | - | 500 | ns | - 1. t<sub>WLRH</sub> is valid for the Write Flash, Write EEPROM, Write Fuse bits and Write Lock bits commands. - 2. $t_{WLRH\ CE}$ is valid for the Chip Erase command. Figure 33-6. Parallel Programming Timing, Including Some General Timing Requirements Figure 33-7. Parallel Programming Timing, Loading Sequence With Timing Requirements **Note:** The timing requirements shown in Parallel Programming Characteristics (i.e., $t_{DVXH}$ , $t_{XHXL}$ , and $t_{XLDX}$ ) also apply to loading operation. **Note:** The timing requirements shown in Parallel Programming Characteristics (i.e., $t_{DVXH}$ , $t_{XHXL}$ , and $t_{XLDX}$ ) also apply to reading operation. # 34. Typical Characteristics The following charts show typical behavior. These figures are not tested during manufacturing. All current consumption measurements are performed with all I/O pins configured as inputs and with internal pullups enabled. A sine wave generator with rail-to-rail output is used as clock source. All Active- and Idle current consumption measurements are done with all bits in the PRR registers set and thus, the corresponding I/O modules are turned off. Also, the Analog Comparator is disabled during these measurements. The power consumption in Power-down mode is independent of clock selection. The current consumption is a function of several factors such as; operating voltage, operating frequency, loading of I/O pins, switching rate of I/O pins, code executed, and ambient temperature. The dominating factors are operating voltage and frequency. The current drawn from capacitive loaded pins may be estimated (for one pin) as $C_L \times V_{CC} \times f$ where $C_L = load$ capacitance, $V_{CC} The parts are characterized at frequencies higher than test limits. Parts are not guaranteed to function properly at frequencies higher than the ordering code indicates. The difference between current consumption in Power-down mode with Watchdog Timer enabled and Power-down mode with Watchdog Timer disabled represents the differential current drawn by the Watchdog Timer. # 34.1 Active Supply Current Figure 34-1. ATmega328PB: Active Supply Current vs. Low Frequency (0.1-1.0 MHz) Figure 34-2. ATmega328PB: Active Supply Current vs. Frequency (1-20 MHz) Figure 34-3. ATmega328PB: Active Supply Current vs. V<sub>CC</sub> (Internal RC Oscillator, 128 kHz) Figure 34-4. ATmega328PB: Active Supply Current vs. V<sub>CC</sub> (Internal RC Oscillator, 1 MHz) Figure 34-5. ATmega328PB: Active Supply Current vs. V<sub>CC</sub> (Internal RC Oscillator, 8 MHz) # 34.2 Idle Supply Current Figure 34-6. ATmega32PB: Idle Supply Current vs. Low Frequency (0.1-1.0 MHz) Figure 34-7. ATmega328PB: Idle Supply Current vs. Frequency (1-20 MHz) Figure 34-8. ATmega328PB: Idle Supply Current vs. V<sub>CC</sub> (Internal RC Oscillator, 128 kHz) Figure 34-9. ATmega328PB: Idle Supply Current vs. V<sub>CC</sub> (Internal RC Oscillator, 1 MHz) Figure 34-10. ATmega328PB: Idle Supply Current vs. V<sub>CC</sub> (Internal RC Oscillator, 8 MHz) #### 34.3 ATmega328PB Supply Current of I/O Modules The tables and formulas below can be used to calculate the additional current consumption for the different I/O modules in Active and Idle mode. The enabling or disabling of the I/O modules are controlled by the Power Reduction Register. Table 34-1. ATmega328PB: Additional Current Consumption for the Different I/O Modules (Absolute Values) | PRR bit | Typical Numbers | | | | | |----------|---------------------------------|---------------------------------|---------------------------------|--|--| | | V <sub>CC</sub> = 2V, F = 1 MHz | V <sub>CC</sub> = 3V, F = 4 MHz | V <sub>CC</sub> = 5V, F = 8 MHz | | | | PRUSART1 | 4.8 μΑ | 28.7 μΑ | 107.8 μΑ | | | | PRUSART0 | 4.7 μΑ | 28.1 μΑ | 110.9 μΑ | | | | PRTWI | 7.2 µA | 44.2 μA | 169.2 μΑ | | | | PRTIM2 | 5.7 μΑ | 38.6 μΑ | 140 μΑ | | | | PRTIM1 | 3.8 μΑ | 22.9 μΑ | 88.8 μΑ | | | | PRTIM0 | 1.9 μΑ | 11.6 μΑ | 45.2 μΑ | | | | PRSPI | 5.7 μΑ | 38.3 μΑ | 159.8 μΑ | | | | PRADC | 6.5 μΑ | 44.3 μA | 165.11 μΑ | | | | PRTIM4 | 4.1 µA | 28.2 μΑ | 95.5 μΑ | | | | PRTIM3 | 6.7 μΑ | 47.1 μA | 164.1 µA | | | | PRSPI1 | 5.8 µA | 40 μΑ | 157.9 μΑ | | | | PRPTC | 4.7 µA | 27.8 μΑ | 108.2 μΑ | | | It is possible to calculate the typical current consumption based on the numbers from the above table for other $V_{CC}$ and frequency settings than listed there. #### **Related Links** Power Reduction Registers # 34.4 Power-Down Supply Current Figure 34-11. ATmega328PB: Power-Down Supply Current vs. V<sub>CC</sub> (Watchdog Timer Disabled) Figure 34-12. ATmega328PB: Power-Down Supply Current vs. V<sub>CC</sub> (Watchdog Timer Enabled) Figure 34-13. ATmega328PB: Power-Down Supply Current vs. V<sub>CC</sub> (AREF, VCCDIV2) # 34.5 Pin Pull-Up Figure 34-15. ATmega328PB: I/O Pin Pull-Up Resistor Current vs. Input Voltage (V<sub>CC</sub> = 2.7V) Figure 34-16. ATmega328PB: I/O Pin Pull-Up Resistor Current vs. Input Voltage (V<sub>CC</sub> = 5V) Figure 34-18. ATmega328PB: Reset Pull-Up Resistor Current vs. Reset Pin Voltage ( $V_{CC}$ = 2.7V) Figure 34-19. ATmega328PB: Reset Pull-Up Resistor Current vs. Reset Pin Voltage (V<sub>CC</sub> = 5V) # 34.6 Pin Driver Strength Figure 34-20. ATmega328PB: I/O Pin Output Voltage vs. Sink Current ( $V_{CC} = 3V$ ) Figure 34-21. ATmega328PB: I/O Pin Output Voltage vs. Sink Current (V<sub>CC</sub> = 5V) Figure 34-22. ATmega328PB: I/O Pin Output Voltage vs. Source Current (V<sub>CC</sub> = 3V) Figure 34-23. ATmega328PB I/O Pin Output Voltage vs. Source Current (V<sub>CC</sub> = 5V) # 34.7 Pin Threshold and Hysteresis Figure 34-24. ATmega328PB I/O Pin Input Threshold Voltage vs. V<sub>CC</sub> (V<sub>IH</sub>, I/O Pin Read as '1') Figure 34-25. ATmega328PB I/O Pin Input Threshold Voltage vs. V<sub>CC</sub> (V<sub>IL</sub>, I/O Pin Read as '0') Figure 34-26. ATmega328PB I/O Pin Input Hysteresis vs. $V_{CC}$ Figure 34-27. ATmega328PB Reset Input Threshold Voltage vs. V<sub>CC</sub> (V<sub>IH</sub>, I/O Pin Read as '1') Figure 34-28. ATmega328PB Reset Input Threshold Voltage vs. V<sub>CC</sub> (V<sub>IL</sub>, I/O Pin Read as '0') Figure 34-29. ATmega328PB Reset Pin Input Hysteresis vs. $V_{CC}$ ### 34.8 BOD Threshold Figure 34-30. ATmega328PB: BOD Thresholds vs. Temperature (BODLEVEL is 1.8V) Figure 34-31. ATmega328PB: BOD Thresholds vs. Temperature (BODLEVEL is 2.7V) Figure 34-32. ATmega328PB: BOD Thresholds vs. Temperature (BODLEVEL is 4.3V) Figure 34-33. ATmega328PB: Calibrated Bandgap Voltage vs. Temperature Figure 34-34. ATmega328PB: Calibrated Bandgap Voltage vs. Vcc ### 34.9 Analog Comparator Offset Figure 34-35. ATmega328PB AC Offset vs. Common Voltage (V<sub>CC</sub> = 1.8V) Figure 34-36. ATmega328PB AC Offset vs. Common Voltage (V<sub>CC</sub> = 3.0V) Figure 34-37. ATmega328PB AC Offset vs. Common Voltage (V<sub>CC</sub> = 5.0V) ## 34.10 Internal Oscillator Speed Figure 34-38. ATmega328PB: Watchdog Oscillator Frequency vs. Temperature Figure 34-39. ATmega328PB: Watchdog Oscillator Frequency vs. $V_{CC}$ Figure 34-40. ATmega328PB: Calibrated 8 MHz RC Oscillator Frequency vs. V<sub>CC</sub> Figure 34-41. ATmega328PB: Calibrated 8 MHz RC Oscillator Frequency vs. Temperature Figure 34-42. ATmega328PB: Calibrated 8 MHz RC Oscillator Frequency vs. OSCCAL Value Figure 34-43. ATmega328PB: OSCCAL Value StepSize in % ## 34.11 Current Consumption of Peripheral Units Figure 34-44. ATmega328PB: ADC Current vs. Vcc (AREF = AV<sub>CC</sub>) 50 kHz Figure 34-45. ATmega328PB: ADC Current vs. Vcc (AREF = AV<sub>CC</sub>) No Conversion Figure 34-46. ATmega328PB: Analog Comparator Current vs. V<sub>CC</sub> Figure 34-47. ATmega328PB: Brown-Out Detector Current vs. V<sub>CC</sub> Figure 34-48. ATmega328PB: Programming Current vs. V<sub>CC</sub> ### 34.12 Current Consumption in Reset and Reset Pulse Width Figure 34-49. ATmega328PB: Reset Supply Current vs. Low Frequency (0.1 MHz - 1.0 MHz) Figure 34-50. ATmega328PB: Reset Supply Current vs. Frequency (1 MHz - 20 MHz) Figure 34-51. ATmega328PB: Reset Supply Current vs. $V_{CC}$ (Excluding Current Through Reset Pullup) Figure 34-52. ATmega328PB: Minimum Reset Pulse Width vs. V<sub>CC</sub> ## 35. Register Summary | Offset | Name | Bit Pos. | | | | | | | | | |--------|-----------------|----------|-------------|---------|--------|---------|----------|--------|----------|---------| | 0x23 | PINB | 7:0 | PINB7 | PINB6 | PINB5 | PINB4 | PINB3 | PINB2 | PINB1 | PINB0 | | 0x24 | DDRB | 7:0 | DDRB7 | DDRB6 | DDRB5 | DDRB4 | DDRB3 | DDRB2 | DDRB1 | DDRB0 | | 0x25 | PORTB | 7:0 | PORTB7 | PORTB6 | PORTB5 | PORTB4 | PORTB3 | PORTB2 | PORTB1 | PORTB0 | | 0x26 | PINC | 7:0 | | PINC6 | PINC5 | PINC4 | PINC3 | PINC2 | PINC1 | PINC0 | | 0x27 | DDRC | 7:0 | | DDRC6 | DDRC5 | DDRC4 | DDRC3 | DDRC2 | DDRC1 | DDRC0 | | 0x28 | PORTC | 7:0 | | PORTC6 | PORTC5 | PORTC4 | PORTC3 | PORTC2 | PORTC1 | PORTC0 | | 0x29 | PIND | 7:0 | PIND7 | PIND6 | PIND5 | PIND4 | PIND3 | PIND2 | PIND1 | PIND0 | | 0x2A | DDRD | 7:0 | DDRD7 | DDRD6 | DDRD5 | DDRD4 | DDRD3 | DDRD2 | DDRD1 | DDRD0 | | 0x2B | PORTD | 7:0 | PORTD7 | PORTD6 | PORTD5 | PORTD4 | PORTD3 | PORTD2 | PORTD1 | PORTD0 | | 0x2C | PINE | 7:0 | | | | | PINE3 | PINE2 | PINE1 | PINE0 | | 0x2D | DDRE | 7:0 | | | | | DDRE3 | DDRE2 | DDRE1 | DDRE0 | | 0x2E | PORTE | 7:0 | | | | | PORTE3 | PORTE2 | PORTE1 | PORTE0 | | 0x2F | | | | | | | | | | | | | Reserved | | | | | | | | | | | 0x34 | | | | | | | | | | | | 0x35 | TIFR0 | 7:0 | | | | | | OCF0B | OCF0A | TOV0 | | 0x36 | TIFR1 | 7:0 | | | ICF1 | | | OCF1B | OCF1A | TOV1 | | 0x37 | TIFR2 | 7:0 | | | | | | OCF2B | OCF2A | TOV2 | | 0x38 | TIFR3 | 7:0 | | | ICF3 | | | OCF3B | OCF3A | TOV3 | | 0x39 | TIFR4 | 7:0 | | | ICF4 | | | OCF4B | OCF4A | TOV4 | | 0x3A | Reserved | | | | | | | | | | | 0x3B | PCIFR | 7:0 | | | | | PCIF3 | PCIF2 | PCIF1 | PCIF0 | | 0x3C | EIFR | 7:0 | | | | | | | INTF1 | INTF0 | | 0x3D | EIMSK | 7:0 | | | | | | | INT1 | INT0 | | 0x3E | GPIOR0 | 7:0 | | | | GPIO | R0[7:0] | | | | | 0x3F | EECR | 7:0 | | | EEPN | И[1:0] | EERIE | EEMPE | EEPE | EERE | | 0x40 | EEDR | 7:0 | | | | EEDI | R[7:0] | | | | | 0.44 | EEADL I EEADL | 7:0 | | | | EEAI | R[7:0] | | | | | 0x41 | EEARL and EEARH | 15:8 | | | | | | | EEA | R[9:8] | | 0x43 | GTCCR | 7:0 | TSM | | | | | | PSRASY | PSRSYNC | | 0x44 | TCCR0A | 7:0 | COMO | )A[1:0] | COMO | B [1:0] | | | WGM | 10[1:0] | | 0x45 | TCCR0B | 7:0 | FOC0A | FOC0B | | | WGM0 [2] | | CS0[2:0] | | | 0x46 | TCNT0 | 7:0 | | | | TCNT | 0[7:0] | | | | | 0x47 | OCR0A | 7:0 | | | | OCRO | )A[7:0] | | | | | 0x48 | OCR0B | 7:0 | | | | OCRO | )B[7:0] | | | | | 0x49 | Reserved | | | | | | | | | | | 0x4A | GPIOR1 | 7:0 | | | | GPIO | R1[7:0] | | | | | 0x4B | GPIOR2 | 7:0 | GPIOR2[7:0] | | | | | | | | | 0x4C | SPCR0 | 7:0 | SPIE0 | SPE0 | DORD0 | MSTR0 | CPOL0 | CPHA0 | SPR | 0 [1:0] | | 0x4D | SPSR0 | 7:0 | SPIF0 | WCOL0 | | | | | | SPI2X0 | | 0x4E | SPDR0 | 7:0 | | | | SPIE | D[7:0] | | | | | 0x4F | Reserved | | | | | | | | | | | 0x50 | ACSR | 7:0 | ACD | ACBG | ACO | ACI | ACIE | ACIC | ACIS | S [1:0] | ## Register Summary | Offset | Name | Bit Pos. | | | | | | | | | |--------------|------------------|----------|--------|---------|--------|-------------------|-------------|---------|------------|--------| | 0x51 | DWDR | 7:0 | | | | DWDF | R[7:0] | | | | | 0x52 | Reserved | | | | | | | | | | | 0x53 | SMCR | 7:0 | | | | | | SM[2:0] | | SE | | 0x54 | MCUSR | 7:0 | | | | | WDRF | BORF | EXTRF | PORF | | 0x55 | MCUCR | 7:0 | | BODS | BODSE | PUD | | | IVSEL | IVCE | | 0x56 | Reserved | | | | | | | | | | | 0x57 | SPMCSR | 7:0 | SPMIE | RWWSB | SIGRD | RWWSRE | BLBSET | PGWRT | PGERS | SPMEN | | 0x58 | | | | | | | | | | | | | Reserved | | | | | | | | | | | 0x5C | | | | | | | | | | | | 0x5D | SPL and SPH | 7:0 | SP7 | SP6 | SP5 | SP4 | SP3 | SP2 | SP1 | SP0 | | | | 15:8 | | | | | SP11 | SP10 | SP9 | SP8 | | 0x5F | SREG | 7:0 | I | Т | Н | S | V | N | Z | С | | 0x60 | WDTCSR | 7:0 | WDIF | WDIE | WDP[3] | WDCE | WDE | | WDP[2:0] | | | 0x61 | CLKPR | 7:0 | CLKPCE | | | | | CLKF | S [3:0] | | | 0x62 | XFDCSR | 7:0 | | | | | | | XFDIF | XFDIE | | 0x63 | Reserved | | | | | | | | | | | 0x64 | PRR0 | 7:0 | PRTWI0 | PRTIM2 | PRTIM0 | PRUSART1 | PRTIM1 | PRSPI0 | PRUSART0 | PRADC | | 0x65 | PRR1 | 7:0 | | | PRTWI1 | PRPTC | PRTIM4 | PRSPI1 | | PRTIM3 | | 0x66 | OSCCAL | 7:0 | | | | CAL | . [7:0] | | | | | 0x67 | Reserved | | | | | | | | | | | 0x68 | PCICR | 7:0 | | | | | PCIE3 | PCIE2 | PCIE1 | PCIE0 | | 0x69 | EICRA | 7:0 | | | | | ISC1 | [1:0] | ISC0 | [1:0] | | 0x6A | Reserved | | | | | | | | | | | 0x6B | PCMSK0 | 7:0 | | | | PCIN <sup>-</sup> | | | | | | 0x6C | PCMSK1 | 7:0 | | | | | PCINT[14:8] | | | | | 0x6D | PCMSK2 | 7:0 | | | | PCINT | [23:16] | | | | | 0x6E | TIMSK0 | 7:0 | | | | | | OCIE0B | OCIE0A | TOIE0 | | 0x6F | TIMSK1 | 7:0 | | | ICIE1 | | | OCIE1B | OCIE1A | TOIE1 | | 0x70 | TIMSK2 | 7:0 | | | | | | OCIE2B | OCIE2A | TOIE2 | | 0x71 | TIMSK3 | 7:0 | | | ICIE3 | | | OCIE3B | OCIE3A | TOIE3 | | 0x72 | TIMSK4 | 7:0 | | | ICIE4 | | | OCIE4B | OCIE4A | TOIE4 | | 0x73 | PCMSK3 | 7:0 | | | | | | PCINI | [27:24] | | | 0x74 | B | | | | | | | | | | | 077 | Reserved | | | | | | | | | | | 0x77 | | 7.0 | | | | ADO | [7.0] | | | | | 0x78 | ADCL and ADCH | 7:0 | | | | ADC | [7:0] | | ADO | ro.01 | | | | 15:8 | A D.C | 2(4.01 | | | | | ADC | [9:8] | | 0x78 | ADCL and ADCH | 7:0 | ADC | [1:0] | | 400 | ro.01 | | | | | 0v74 | ADCSDA | 15:8 | ADEN | ADSC | ADATE | ADIE | | | VDD6 10:01 | | | 0x7A<br>0x7B | ADCSRA<br>ADCSRB | 7:0 | ADEN | ACME | ADATE | ADIF | ADIE | | ADTS [2:0] | | | 0x7B<br>0x7C | | 7:0 | DEEC | | ADLAD | | | K AL IX | ADTS [2:0] | | | | ADMUX | 7:0 | KEF | S [1:0] | ADLAR | | | MUX | ( [3:0] | | | 0x7D | Reserved | 7:0 | ADC7D | ADCED | ADCED | ADC4D | VDC3D | ADC2D | ADC1D | VDC0D | | 0x7E | DIDR0 | 7:0 | ADC7D | ADC6D | ADC5D | ADC4D | ADC3D | ADC2D | ADC1D | ADC0D | | 0x7F | DIDR1 | 7:0 | | | | | | | AIN1D | AIN0D | ## Register Summary | 0" 1 | | D' | | | | | | | | | |--------|------------------|----------|------------------|-------------|-------|---------|---------|-------|----------|--------| | Offset | Name | Bit Pos. | | | | | | | | | | 0x80 | TCCR1A | 7:0 | COM1 | | COM1 | | | | WGM | 1[1:0] | | 0x81 | TCCR1B | 7:0 | ICNC1 | ICES1 | | WGM1[3] | WGM1[2] | | CS1[2:0] | | | 0x82 | TCCR1C | 7:0 | FOC1A | FOC1B | | | | | | | | 0x83 | Reserved | | | | | | | | | | | 0x84 | TCNT1L and | 7:0 | | | | TCNT | 1[7:0] | | | | | ono : | TCNT1H | 15:8 | | | | TCNT | 1[15:8] | | | | | 0x86 | ICR1L and ICR1H | 7:0 | | | | ICR1 | [7:0] | | | | | 0,000 | TOTALE UND TOTAL | 15:8 | | ICR1[15:8] | | | | | | | | 0x88 | OCR1AL and | 7:0 | | OCR1A[7:0] | | | | | | | | 0,000 | OCR1AH | 15:8 | | | | OCR1 | A[15:8] | | | | | 0.40 4 | OCR1BL and | 7:0 | | | | OCR1 | B[7:0] | | | | | 0x8A | OCR1BH | 15:8 | | | | OCR1 | B[15:8] | | | | | 0x8C | | | | | | | | | | | | | Reserved | | | | | | | | | | | 0x8F | | | | | | | | | | | | 0x90 | TCCR3A | 7:0 | COM | BA[1:0] | COM3 | B[1:0] | | | WGM | 3[1:0] | | 0x91 | TCCR3B | 7:0 | ICNC3 | ICES3 | | WGM3[3] | WGM3[2] | | CS3[2:0] | | | 0x92 | TCCR3C | 7:0 | FOC3A | FOC3B | | | | | | | | 0x93 | Reserved | | | | | | | | | | | | TCNT3L and | 7:0 | | | | TCNT | 3[7:0] | | | | | 0x94 | TCNT3H | 15:8 | | | | TCNT | 3[15:8] | | | | | | | 7:0 | | | | ICR | B[7:0] | | | | | 0x96 | ICR3L and ICR3H | 15:8 | | | | ICR3 | [15:8] | | | | | | OCR3AL and | 7:0 | | | | | 3A[7:0] | | | | | 0x98 | OCR3AH | 15:8 | | | | OCR3 | A[15:8] | | | | | | OCR3BL and | 7:0 | | | | OCR3 | B[7:0] | | | | | 0x9A | OCR3BH | 15:8 | | | | OCR3 | B[15:8] | | | | | 0x9C | | | | | | | | | | | | | Reserved | | | | | | | | | | | 0x9F | | | | | | | | | | | | 0xA0 | TCCR4A | 7:0 | COM <sup>2</sup> | IA[1:0] | COM4 | ·B[1:0] | | | WGM | 4[1:0] | | 0xA1 | TCCR4B | 7:0 | ICNC4 | ICES4 | | WGM4[3] | WGM4[2] | | CS4[2:0] | | | 0xA2 | TCCR4C | 7:0 | FOC4A | FOC4B | | | | | | | | 0xA3 | Reserved | | | | | | | | | | | | TCNT4L and | 7:0 | | | | TCNT | 4[7:0] | | | | | 0xA4 | TCNT4H | 15:8 | | | | TCNT | 4[15:8] | | | | | | | 7:0 | | | | ICR4 | | | | | | 0xA6 | ICR4L and ICR4H | 15:8 | | | | ICR4 | [15:8] | | | | | _ | OCR4AL and | 7:0 | | | | OCR4 | A[7:0] | | | | | 0xA8 | OCR4AH | 15:8 | | | | | A[15:8] | | | | | | OCR4BL and | 7:0 | | | | | B[7:0] | | | | | 0xAA | OCR4BH | 15:8 | | OCR4B[15:8] | | | | | | | | 0xAC | SPCR1 | 7:0 | SPIE1 | SPE1 | DORD1 | MSTR1 | CPOL1 | CPHA1 | SPR1 | [1:0] | | 0xAD | SPSR1 | 7:0 | SPIF1 | WCOL1 | | | | | | SPI2X1 | | 0xAE | SPDR1 | 7:0 | | | | SPID | 1[7:0] | | | | | 0xAF | Reserved | | | | | 3. 15 | | | | | | UAAI | i Nesei veu | | | | | | | | | | ## **Register Summary** | Offset | Name | Bit Pos. | | | | | | | | | |--------|------------|----------|------------|------------|--------|-----------|----------|----------|----------|----------| | 0xB0 | TCCR2A | 7:0 | COM2 | 2A[1:0] | COM2 | 2B[1:0] | | | WGM | 2[1:0] | | 0xB1 | TCCR2B | 7:0 | FOC2A | FOC2B | | | WGM2 [2] | | CS2[2:0] | | | 0xB2 | TCNT2 | 7:0 | | | | TCNT | 2[7:0] | | | | | 0xB3 | OCR2A | 7:0 | | | | OCR2 | 2A[7:0] | | | | | 0xB4 | OCR2B | 7:0 | | | | OCR2 | 2B[7:0] | | | | | 0xB5 | Reserved | | | | | | | | | | | 0xB6 | ASSR | 7:0 | | EXCLK | AS2 | TCN2UB | OCR2AUB | OCR2BUB | TCR2AUB | TCR2BUB | | 0xB7 | Reserved | | | | | | | | | | | 0xB8 | TWBR0 | 7:0 | | TWBR [7:0] | | | | | | | | 0xB9 | TWSR0 | 7:0 | TWS7 | TWS6 | TWS5 | TWS4 | TWS3 | | TWP | S[1:0] | | 0xBA | TWAR0 | 7:0 | | | | TWA[6:0] | | | | TWGCE | | 0xBB | TWDR0 | 7:0 | | | | TWD | 0[7:0] | | | | | 0xBC | TWCR0 | 7:0 | TWINT | TWEA | TWSTA | TWSTO | TWWC | TWEN | | TWIE | | 0xBD | TWAMR0 | 7:0 | | | | TWAM[6:0] | | | | | | 0xBE | | | | | | | | | | | | | Reserved | | | | | | | | | | | 0xBF | | | | | | | | | | | | 0xC0 | UCSR0A | 7:0 | RXCn | TXCn | UDREn | FEn | DORn | UPEn | U2Xn | MPCMn | | 0xC1 | UCSR0B | 7:0 | RXCIEn | TXCIEn | UDRIEn | RXENn | TXENn | UCSZn2 | RXB8n | TXB8n | | 0xC2 | UCSR0C | 7:0 | LIMOT | I m[4:0] | LIDM | n[1.0] | USBSn | UCSZn1 / | UCSZn0 / | UCPOLn | | UXC2 | UCSRUC | 7.0 | UMSE | LII[1.0] | UPIVI | n[1:0] | USBSII | UDORDn | UCPHAn | UCPOLII | | 0xC3 | Reserved | | | | | | | | | | | 0xC4 | UBRR0L and | 7:0 | | | | UBRF | RL[7:0] | | | | | 0.04 | UBRR0H | 15:8 | | | | | | UBRR | L[11:8] | | | 0xC6 | UDR0 | 7:0 | | | | TXB / R | RXB[7:0] | | | | | 0xC7 | UDR1 | 7:0 | | | | TXB / R | RXB[7:0] | | | | | 0xC8 | UCSR1A | 7:0 | RXCn | TXCn | UDREn | FEn | DORn | UPEn | U2Xn | MPCMn | | 0xC9 | UCSR1B | 7:0 | RXCIEn | TXCIEn | UDRIEn | RXENn | TXENn | UCSZn2 | RXB8n | TXB8n | | 0xCA | UCSR1C | 7:0 | UMSE | I n[1:0] | UPM | n[1:0] | USBSn | UCSZn1 / | UCSZn0 / | UCPOLn | | UXU/1 | OGGREG | 7.0 | OWIGE | Lu[1.0] | OI IVI | | COBOII | UDORDn | UCPHAn | OOI OLII | | 0xCB | Reserved | | | | | | | | | | | 0xCC | UBRR1L and | 7:0 | | | | UBRF | RL[7:0] | | | | | 0,00 | UBRR1H | 15:8 | | | | | | UBRR | L[11:8] | | | 0xCE | | | | | | | | | | | | | Reserved | | | | | | | | | | | 0xD7 | | | | | | | | | | | | 0xD8 | TWBR1 | 7:0 | TWBR [7:0] | | | | | | | | | 0xD9 | TWSR1 | 7:0 | TWS7 | TWS6 | TWS5 | TWS4 | TWS3 | | TWP | S[1:0] | | 0xDA | TWAR1 | 7:0 | | | | TWA[6:0] | | | | TWGCE | | 0xDB | TWDR1 | 7:0 | | | | TWE | [7:0] | | | | | 0xDC | TWCR1 | 7:0 | TWINT | TWEA | TWSTA | TWSTO | TWWC | TWEN | | TWIE | | 0xDD | TWAMR1 | 7:0 | | | | TWAM[6:0] | | | | | ## 36. Instruction Set Summary | ARITHMETIC | AND LOGIC IN | STRUCTIONS | | | | |------------|--------------|------------------------------------------|--------------------------------------|-----------|---------| | Mnemonics | Operands | Description | Operation | Flags | #Clocks | | ADD | Rd, Rr | Add two Registers without Carry | Rd ← Rd + Rr | Z,C,N,V,H | 1 | | ADC | Rd, Rr | Add two Registers with Carry | $Rd \leftarrow Rd + Rr + C$ | Z,C,N,V,H | 1 | | ADIW | RdI,K | Add Immediate to Word | Rdh:Rdl ← Rdh:Rdl + K | Z,C,N,V,S | 2 | | SUB | Rd, Rr | Subtract two Registers | Rd ← Rd - Rr | Z,C,N,V,H | 1 | | SUBI | Rd, K | Subtract Constant from Register | Rd ← Rd - K | Z,C,N,V,H | 1 | | SBC | Rd, Rr | Subtract two Registers with Carry | Rd ← Rd - Rr - C | Z,C,N,V,H | 1 | | SBCI | Rd, K | Subtract Constant from Reg with Carry. | Rd ← Rd - K - C | Z,C,N,V,H | 1 | | SBIW | RdI,K | Subtract Immediate from Word | $Rdh : Rdl \leftarrow Rdh : Rdl - K$ | Z,C,N,V,S | 2 | | AND | Rd, Rr | Logical AND Registers | $Rd \leftarrow Rd \cdot Rr$ | Z,N,V | 1 | | ANDI | Rd, K | Logical AND Register and Constant | $Rd \leftarrow Rd \cdot K$ | Z,N,V | 1 | | OR | Rd, Rr | Logical OR Registers | Rd ← Rd v Rr | Z,N,V | 1 | | ORI | Rd, K | Logical OR Register and Constant | $Rd \leftarrow Rd \vee K$ | Z,N,V | 1 | | EOR | Rd, Rr | Exclusive OR Registers | $Rd \leftarrow Rd \oplus Rr$ | Z,N,V | 1 | | COM | Rd | One's Complement | Rd ← 0xFF - Rd | Z,C,N,V | 1 | | NEG | Rd | Two's Complement | Rd ← 0x00 - Rd | Z,C,N,V,H | 1 | | SBR | Rd,K | Set Bit(s) in Register | $Rd \leftarrow Rd \vee K$ | Z,N,V | 1 | | CBR | Rd,K | Clear Bit(s) in Register | $Rd \leftarrow Rd \cdot (0xFF - K)$ | Z,N,V | 1 | | INC | Rd | Increment | Rd ← Rd + 1 | Z,N,V | 1 | | DEC | Rd | Decrement | Rd ← Rd - 1 | Z,N,V | 1 | | TST | Rd | Test for Zero or Minus | $Rd \leftarrow Rd \cdot Rd$ | Z,N,V | 1 | | CLR | Rd | Clear Register | $Rd \leftarrow Rd \oplus Rd$ | Z,N,V | 1 | | SER | Rd | Set Register | Rd ← 0xFF | None | 1 | | MUL | Rd, Rr | Multiply Unsigned | $R1:R0 \leftarrow Rd \times Rr$ | Z,C | 2 | | MULS | Rd, Rr | Multiply Signed | R1:R0 ← Rd x Rr | Z,C | 2 | | MULSU | Rd, Rr | Multiply Signed with Unsigned | R1:R0 ← Rd x Rr | Z,C | 2 | | FMUL | Rd, Rr | Fractional Multiply Unsigned | R1:R0 ← (Rd x Rr) << 1 | Z,C | 2 | | FMULS | Rd, Rr | Fractional Multiply Signed | R1:R0 ← (Rd x Rr) << 1 | Z,C | 2 | | FMULSU | Rd, Rr | Fractional Multiply Signed with Unsigned | R1:R0 ← (Rd x Rr) << 1 | Z,C | 2 | | BRANCH INSTRUCTIONS | | | | | | |---------------------|----------|----------------------|-----------------|-------|---------| | Mnemonics | Operands | Description | Operation | Flags | #Clocks | | RJMP | k | Relative Jump | PC ← PC + k + 1 | None | 2 | | IJMP | | Indirect Jump to (Z) | PC ← Z | None | 2 | | JMP(1) | k | Direct Jump | PC ← k | None | 3 | | BRANCH INS | TRUCTIONS | | | | | |------------|-----------|-------------------------------------|------------------------------------------------------|------------|---------| | Mnemonics | Operands | Description | Operation | Flags | #Clocks | | RCALL | k | Relative Subroutine Call | PC ← PC + k + 1 | None | 3 | | ICALL | | Indirect Call to (Z) | PC ← Z | None | 3 | | CALL(1) | k | Direct Subroutine Call | PC ← k | None | 4 | | RET | | Subroutine Return | PC ← STACK | None | 4 | | RETI | | Interrupt Return | PC ← STACK | 1 | 4 | | CPSE | Rd,Rr | Compare, Skip if Equal | if (Rd = Rr) PC ← PC + 2 or 3 | None | 1/2/3 | | СР | Rd,Rr | Compare | Rd - Rr | Z, N,V,C,H | 1 | | CPC | Rd,Rr | Compare with Carry | Rd - Rr - C | Z, N,V,C,H | 1 | | СРІ | Rd,K | Compare Register with Immediate | Rd - K | Z, N,V,C,H | 1 | | SBRC | Rr, b | Skip if Bit in Register Cleared | if (Rr(b)=0) PC ← PC + 2 or 3 | None | 1/2/3 | | SBRS | Rr, b | Skip if Bit in Register is Set | if (Rr(b)=1) PC ← PC + 2 or 3 | None | 1/2/3 | | SBIC | A, b | Skip if Bit in I/O Register Cleared | if (I/O(A,b)=1) PC ← PC + 2 or 3 | None | 1/2/3 | | SBIS | A, b | Skip if Bit in I/O Register is Set | if (I/O(A,b)=1) PC ← PC + 2 or 3 | None | 1/2/3 | | BRBS | s, k | Branch if Status Flag Set | if (SREG(s) = 1) then PC←PC+k + 1 | None | 1/2 | | BRBC | s, k | Branch if Status Flag Cleared | if (SREG(s) = 0) then PC←PC+k + 1 | None | 1/2 | | BREQ | k | Branch if Equal | if (Z = 1) then PC ← PC + k + 1 | None | 1/2 | | BRNE | k | Branch if Not Equal | if (Z = 0) then PC ← PC + k + 1 | None | 1/2 | | BRCS | k | Branch if Carry Set | if (C = 1) then PC ← PC + k + 1 | None | 1/2 | | BRCC | k | Branch if Carry Cleared | if (C = 0) then PC ← PC + k + 1 | None | 1/2 | | BRSH | k | Branch if Same or Higher | if (C = 0) then PC ← PC + k + 1 | None | 1/2 | | BRLO | k | Branch if Lower | if (C = 1) then PC ← PC + k + 1 | None | 1/2 | | BRMI | k | Branch if Minus | if (N = 1) then PC ← PC + k + 1 | None | 1/2 | | BRPL | k | Branch if Plus | if (N = 0) then PC ← PC + k + 1 | None | 1/2 | | BRGE | k | Branch if Greater or Equal, Signed | if (N $\oplus$ V= 0) then PC $\leftarrow$ PC + k + 1 | None | 1/2 | | BRLT | k | Branch if Less Than Zero, Signed | if (N $\oplus$ V= 1) then PC $\leftarrow$ PC + k + 1 | None | 1/2 | | BRHS | k | Branch if Half Carry Flag Set | if (H = 1) then PC ← PC + k + 1 | None | 1/2 | | BRHC | k | Branch if Half Carry Flag Cleared | if (H = 0) then PC ← PC + k + 1 | None | 1/2 | | BRTS | k | Branch if T Flag Set | if (T = 1) then PC ← PC + k + 1 | None | 1/2 | | BRTC | k | Branch if T Flag Cleared | if (T = 0) then PC ← PC + k + 1 | None | 1/2 | | BRVS | k | Branch if Overflow Flag is Set | if (V = 1) then PC ← PC + k + 1 | None | 1/2 | | BRVC | k | Branch if Overflow Flag is Cleared | if (V = 0) then PC ← PC + k + 1 | None | 1/2 | | BRIE | k | Branch if Interrupt Enabled | if ( I = 1) then PC ← PC + k + 1 | None | 1/2 | | BRID | k | Branch if Interrupt Disabled | if ( I = 0) then PC ← PC + k + 1 | None | 1/2 | | BIT AND BIT-1 | TEST INSTRU | CTIONS | | | | |---------------|-------------|---------------------------------|---------------------------------------------------------------|---------|---------| | Mnemonics | Operands | Description | Operation | Flags | #Clocks | | SBI | P,b | Set Bit in I/O Register | I/O(P,b) ← 1 | None | 2 | | СВІ | P,b | Clear Bit in I/O Register | I/O(P,b) ← 0 | None | 2 | | LSL | Rd | Logical Shift Left | $Rd(n+1) \leftarrow Rd(n), Rd(0) \leftarrow 0$ | Z,C,N,V | 1 | | LSR | Rd | Logical Shift Right | $Rd(n) \leftarrow Rd(n+1), Rd(7) \leftarrow 0$ | Z,C,N,V | 1 | | ROL | Rd | Rotate Left Through Carry | $Rd(0)\leftarrow C,Rd(n+1)\leftarrow Rd(n),C\neg Rd(7)$ | Z,C,N,V | 1 | | ROR | Rd | Rotate Right Through Carry | $Rd(7)\leftarrow C,Rd(n)\leftarrow Rd(n+1),C\leftarrow Rd(0)$ | Z,C,N,V | 1 | | ASR | Rd | Arithmetic Shift Right | $Rd(n) \leftarrow Rd(n+1), n=06$ | Z,C,N,V | 1 | | SWAP | Rd | Swap Nibbles | Rd(30)←Rd(74),Rd(74)¬Rd(30) | None | 1 | | BSET | s | Flag Set | SREG(s) ← 1 | SREG(s) | 1 | | BCLR | S | Flag Clear | SREG(s) ← 0 | SREG(s) | 1 | | BST | Rr, b | Bit Store from Register to T | $T \leftarrow Rr(b)$ | Т | 1 | | BLD | Rd, b | Bit load from T to Register | $Rd(b) \leftarrow T$ | None | 1 | | SEC | | Set Carry | C ← 1 | С | 1 | | CLC | | Clear Carry | C ← 0 | С | 1 | | SEN | | Set Negative Flag | N ← 1 | N | 1 | | CLN | | Clear Negative Flag | N ← 0 | N | 1 | | SEZ | | Set Zero Flag | Z ← 1 | Z | 1 | | CLZ | | Clear Zero Flag | Z ← 0 | Z | 1 | | SEI | | Global Interrupt Enable | I ← 1 | I | 1 | | CLI | | Global Interrupt Disable | 1 ← 0 | ı | 1 | | SES | | Set Signed Test Flag | S ← 1 | S | 1 | | CLS | | Clear Signed Test Flag | S ← 0 | S | 1 | | SEV | | Set Two's Complement Overflow. | V ← 1 | V | 1 | | CLV | | Clear Two's Complement Overflow | V ← 0 | V | 1 | | SET | | Set T in SREG | T ← 1 | Т | 1 | | CLT | | Clear T in SREG | T ← 0 | Т | 1 | | SEH | | Set Half Carry Flag in SREG | H ← 1 | Н | 1 | | CLH | | Clear Half Carry Flag in SREG | H ← 0 | Н | 1 | | DATA TRANSFER | | | | | | |---------------|----------|----------------------------------|-----------------------------------------|-------|---------| | Mnemonics | Operands | Description | Operation | Flags | #Clocks | | MOV | Rd, Rr | Move Between Registers | Rd ← Rr | None | 1 | | MOVW | Rd, Rr | Copy Register Word | Rd+1:Rd ← Rr+1:Rr | None | 1 | | LDI | Rd, K | Load Immediate | $Rd \leftarrow K$ | None | 1 | | LD | Rd, X | Load Indirect | $Rd \leftarrow (X)$ | None | 2 | | LD | Rd, X+ | Load Indirect and Post-Increment | $Rd \leftarrow (X), X \leftarrow X + 1$ | None | 2 | ## **Instruction Set Summary** | DATA TRANSFEI | R INSTRUCTIO | NS | | | | |---------------|--------------|-----------------------------------|--------------------------------------------|-------|---------| | Mnemonics | Operands | Description | Operation | Flags | #Clocks | | LD | Rd, - X | Load Indirect and Pre-Decrement | $X \leftarrow X - 1$ , $Rd \leftarrow (X)$ | None | 2 | | LD | Rd, Y | Load Indirect | Rd ← (Y) | None | 2 | | LD | Rd, Y+ | Load Indirect and Post-Increment | $Rd \leftarrow (Y), Y \leftarrow Y + 1$ | None | 2 | | LD | Rd, - Y | Load Indirect and Pre-Decrement | $Y \leftarrow Y - 1$ , $Rd \leftarrow (Y)$ | None | 2 | | LDD | Rd,Y+q | Load Indirect with Displacement | $Rd \leftarrow (Y + q)$ | None | 2 | | LD | Rd, Z | Load Indirect | Rd ← (Z) | None | 2 | | LD | Rd, Z+ | Load Indirect and Post-Increment | $Rd \leftarrow (Z), Z \leftarrow Z+1$ | None | 2 | | LD | Rd, -Z | Load Indirect and Pre-Decrement | $Z \leftarrow Z - 1$ , Rd $\leftarrow$ (Z) | None | 2 | | LDD | Rd, Z+q | Load Indirect with Displacement | $Rd \leftarrow (Z + q)$ | None | 2 | | LDS | Rd, k | Load Direct from SRAM | Rd ← (k) | None | 2 | | ST | X, Rr | Store Indirect | (X) ← Rr | None | 2 | | ST | X+, Rr | Store Indirect and Post-Increment | (X) ← Rr, X ← X + 1 | None | 2 | | ST | - X, Rr | Store Indirect and Pre-Decrement | $X \leftarrow X - 1$ , $(X) \leftarrow Rr$ | None | 2 | | ST | Y, Rr | Store Indirect | (Y) ← Rr | None | 2 | | ST | Y+, Rr | Store Indirect and Post-Increment | $(Y) \leftarrow Rr, Y \leftarrow Y + 1$ | None | 2 | | ST | - Y, Rr | Store Indirect and Pre-Decrement | $Y \leftarrow Y - 1$ , $(Y) \leftarrow Rr$ | None | 2 | | STD | Y+q,Rr | Store Indirect with Displacement | (Y + q) ← Rr | None | 2 | | ST | Z, Rr | Store Indirect | (Z) ← Rr | None | 2 | | ST | Z+, Rr | Store Indirect and Post-Increment | (Z) ← Rr, Z ← Z + 1 | None | 2 | | ST | -Z, Rr | Store Indirect and Pre-Decrement | $Z \leftarrow Z - 1$ , $(Z) \leftarrow Rr$ | None | 2 | | STD | Z+q,Rr | Store Indirect with Displacement | (Z + q) ← Rr | None | 2 | | STS | k, Rr | Store Direct to SRAM | (k) ← Rr | None | 2 | | LPM | | Load Program Memory | R0 ← (Z) | None | 3 | | LPM | Rd, Z | Load Program Memory | Rd ← (Z) | None | 3 | | LPM | Rd, Z+ | Load Program Memory and Post-Inc | $Rd \leftarrow (Z), Z \leftarrow Z+1$ | None | 3 | | SPM | | Store Program Memory | (Z) ← R1:R0 | None | - | | IN | Rd, A | In from I/O Location | Rd ← I/O (A) | None | 1 | | OUT | A, Rr | Out to I/O Location | I/O (A) ← Rr | None | 1 | | PUSH | Rr | Push Register on Stack | STACK ← Rr | None | 2 | | POP | Rd | Pop Register from Stack | Rd ← STACK | None | 2 | | MCU CONTROL INSTRUCTIONS | | | | | | |--------------------------------|--|--------------|------------------------------------------|-------|---------| | Mnemonics Operands Description | | Description | Operation | Flags | #Clocks | | NOP | | No Operation | No Operation | None | 1 | | SLEEP | | Sleep | (see specific descr. for Sleep function) | None | 1 | ## Instruction Set Summary | MCU CONTROL INSTRUCTIONS | | | | | | |--------------------------|----------|----------------|-------------------------------------|-------|---------| | Mnemonics | Operands | Description | Operation | Flags | #Clocks | | WDR | | Watchdog Reset | (see specific descr. for WDR/timer) | None | 1 | | BREAK | | Break | For On-chip Debug Only | None | N/A | ## 37. Packaging Information #### 37.1 32A #### 32-Lead Plastic Thin Quad Flatpack (PT) - 7x7x1.0 mm Body, 2.00 mm [TQFP] **Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging | Units | | MILLIMETERS | | | |--------------------------|----|-------------|----------|------| | Dimension Lir | | MIN | NOM | MAX | | Number of Leads | | | 32 | | | Lead Pitch | е | | 0.80 BSC | | | Overall Height | Α | 1.20 | | | | Standoff | A1 | 0.05 | - | 0.15 | | Molded Package Thickness | A2 | 0.95 | 1.00 | 1.05 | | Foot Length | L | 0.45 | 0.60 | 0.75 | | Footprint | L1 | 1.00 REF | | | | Foot Angle | φ | 0° 3.5° 7° | | 7° | | Overall Width | Е | 9.00 BSC | | | | Overall Length | D | 9.00 BSC | | | | Molded Package Width | E1 | 7.00 BSC | | | | Molded Package Length | D1 | 7.00 BSC | | | | Lead Thickness | | 0.09 | - | 0.20 | | Lead Width | b | 0.30 | 0.37 | 0.45 | | Mold Draft Angle Top | α | 11° 12° 13° | | | | Mold Draft Angle Bottom | β | 11° 12° 13° | | | #### Notes: - 1. Pin 1 visual index feature may vary, but must be located within the hatched area. - 2. Chamfers at corners are optional; size may vary. - 3. Dimensions D1 and E1 do not include mold flash or protrusions. Mold flash or protrusions shall not exceed 0.25 mm per side. - 4. Dimensioning and tolerancing per ASME Y14.5M. - BSC: Basic Dimension. Theoretically exact value shown without tolerances. - REF: Reference Dimension, usually without tolerance, for information purposes only. Microchip Technology Drawing C04-074B #### 37.2 32-Pin VQFN COMMON DIMENSIONS (Unit of Measure = mm) SIDE VIEW // 0.10 C С 0.08 C | SYMBOL | MIN | TYP | MAX | NOTE | |--------|----------|------|------|------| | Α | 0.80 | - | 0.90 | | | A1 | 0.00 | - | 0.05 | | | A3 | 0.20 REF | | | | | b | 0.18 | 0.25 | 0.30 | 2 | | D | 4.90 | 5.00 | 5.10 | | | D2 | 3.00 | 3.10 | 3.20 | | | E | 4.90 | 5.00 | 5.10 | | | E2 | 3.00 | 3.10 | 3.20 | | | е | - | 0.50 | - | | | L | 0.30 | 0.40 | 0.50 | | | K | 0.20 | - | - | | #### NOTE: - Refer to JEDEC Drawing MO-220, Variation VHHD-2 (Figure 1/Saw Singulation) - Dimension "b" applies to metalized terminal and is measured between 0.15mm and 0.30mm from the terminal tip. If the terminal has the optional radius on the other end of the terminal, the dimensions should not be measured in that radius area. 12/4/13 | Atmel Package Drawing Contact: packagedrawings@atmel.com | TITLE 32MS1, 32-pad 5.0x5.0x0.9 mm Body, 0.50mm pitch, 3.1x3.1 mm Exposed pad, Saw Singulated Thermally Enhanced Plastic Very-thin Fine pitch, Quad Flat No Lead package (VFQFN) | <b>GPC</b><br>ZMF | DRAWING NO.<br>32MS1 | REV.<br>A | |----------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------|----------------------|-----------| |----------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------|----------------------|-----------| #### 38. Errata #### 38.1 Rev. A Reduced ADC accuracy for V<sub>dd</sub> from 2.7V to 4.1V. **Description:** • DNL less than -1 (missing codes) can be observed for ADC codes 256, 512 and 768. Increased gain error. **Fix/Workaround:** Use V<sub>dd</sub> below 2.7V or above 4.1V if accurate ADC is needed. #### 38.2 Rev. B Reading flash immediately after chip erase using external programming interface may show incorrect data on low supply voltages (VCC<3V)</li> **Description:** If Chip Erase is performed at low supply voltage (VCC<3V), a flash read performed immediately after the chip erase (within 500ms) may show wrong results. Fix/Workaround: If chip erase is executed at a low voltage, wait for 500ms before reading the flash contents. Writing lock bits using SPM command causes next SPM instruction not to be performed **Description:** After writing memory lock bits, first subsequent flash or EEPROM erase or write could fail. Writing the lock bits or boot lock bits from SW will cause the direct subsequent flash or EEPROM write not to be performed. Fix/ After any memory lock bits are written, perform a dummy-write to any flash or **Workaround:** EEPROM location. Data should contain all 1's to avoid changing the content. Wait until RWWSB bit in SPMCSR and EEPE bit in EECR register becomes zero. Powering off the device after memory lock bits are written will also resolve the problem. 3. Clock Failure Detection (CFD) doesn't resume back to original clock with external reset **Description:** If clock failure has occurred when CFD is enabled and device is operating with 1 MHz fallback clock then external reset doesn't cause the system to try to resume back to its original clock source. Fix/Workaround: Power-On-Reset can be used to resume back to original clock if clock failure has occurred. If the Peripheral Touch Controller (PTC) is enabled in sleep mode, the PTC might stop working. **Description:** If the Peripheral Touch Controller (PTC) is enabled in sleep mode, the PTC might stop working. Fix/Workaround: Use QTouch Library version 5.0.8 or later. OR Disable the PTC before entering sleep mode. 5. Reduced ADC accuracy for $V_{dd}$ from 2.7V to 4.1V. • DNL less than -1 (missing codes) can be observed for ADC codes 256, 512 and 768. Increased gain error. **Fix/Workaround:** Use V<sub>dd</sub> below 2.7V or above 4.1V if accurate ADC is needed. #### 38.3 Rev. C - D 1. If the Peripheral Touch Controller (PTC) is enabled in sleep mode, the PTC might stop working. **Description:** If the Peripheral Touch Controller (PTC) is enabled in sleep mode, the PTC might stop working. Fix/Workaround: Use QTouch Library version 5.0.8 or later. OR Disable the PTC before entering sleep mode. Reduced ADC accuracy for V<sub>dd</sub> from 2.7V to 4.1V. • DNL less than -1 (missing codes) can be observed for ADC codes 256, 512 and 768. · Increased gain error. **Fix/Workaround:** Use V<sub>dd</sub> below 2.7V or above 4.1V if accurate ADC is needed. #### 38.4 Rev. A - D Reduced ADC accuracy for V<sub>dd</sub> from 2.7V to 4.1V Description: DNL less than -1 (missing codes) can be observed for ADC codes 256, 512 and 768 Increased gain error **Fix/Workaround:** Use $V_{dd}$ outside the range 2.7V to 4.1V if accurate ADC is needed. DS40001906C-page 458 ## 39. Revision History | Doc. Rev. | Date | Comments | |-----------|---------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | С | 02/2018 | <ul> <li>Packaging Information</li> <li>Updated package drawings</li> <li>Updated Errata</li> </ul> | | В | 01/2018 | <ul> <li>Accessing 16-Bit Registers <ul> <li>Updated bit sequence for write operation</li> </ul> </li> <li>Updated Figure 9-2</li> <li>Updated capacitances in Table 11-3 and Table 11-7</li> <li>Removed JTAG-related bits as ATmega328PB does not support JTAG</li> <li>Corrected registers TCCR1C and TCCR3C</li> <li>Updated Errata</li> </ul> | | A | 04/2017 | <ul> <li>Change of document style.</li> <li>New Microchip document number. Previous version was Atmel document 42397 rev.C.</li> <li>Update the color of PB3, PB4 and PB5 in the Pin Configurations</li> <li>Update Temperature Measurement</li> <li>Updated the CFD - Clock Failure Detection mechanism</li> <li>Updated the offset for SPL and SPH</li> <li>Updated the description of GTCCR and TWBR</li> <li>Updated PTC Features</li> <li>Updated Table 32-5</li> <li>Electrical Characteristics: Removed all notes that are referring to production testing.</li> <li>Updated the Low-Power Crystal Oscillator</li> <li>Updated the Power-on Reset Threshold Voltage (rising) and (falling) in the Table 33-6</li> <li>Updated the Simple Assembly Code Example for a Boot Loader</li> <li>Updated the Power Consumption</li> <li>Add Signature Row Summary - SIGROW</li> <li>Update bits in ADCSRB</li> </ul> | | 42397C | 10/2015 | <ul> <li>Features: Added Unique Serial ID. Updated Power-down, Power save and removed the related note</li> <li>Updated the Block Diagram</li> <li>Updated the Pin Configurations</li> <li>Removed the Electrical Specifications from the Configuration Summary</li> <li>Updated the I/O Multiplexing section</li> <li>Removed Capacitive Touch Sensing section</li> </ul> | DS40001906C-page 459 | Doc. Rev. | Date | Comments | |-----------|---------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | | <ul> <li>Updated the Low Power Crystal Oscillator Operating Modes and associated notes</li> <li>Updated 128kHz Internal Oscillator section</li> <li>Updated Operations section in CFD - Clock Failure Detection mechanism</li> <li>Updated Reset and Interrupt Vectors in ATmega328PBB</li> <li>Updated Alternate Port Function section</li> <li>Removed the note below Input Capture Unit Block Diagram for TCn</li> <li>Updated Figure Compare Match Output Unit, Schematic</li> <li>Updated Figure Output Compare Unit, Block Diagram</li> <li>Updated Figure Output Compare Modulator, Schematic</li> <li>Updated Figure Output Compare Modulator, Timing Diagram</li> <li>Updated Table 28-4</li> <li>Updated Signature Row Addressing</li> <li>Updated the Power Consumption</li> <li>Updated the values and units of RREF and RAIN in ADC Characteristics</li> <li>Replaced all Typical Characteristics</li> </ul> | | 42397B | 09/2015 | <ul> <li>Revised the Pin Diagram</li> <li>Included new registers for Timer/Counter 3 and 4</li> <li>Updated Register Summary</li> </ul> | | 42397A | 07/2015 | Initial document release. | ### The Microchip Web Site Microchip provides online support via our web site at <a href="http://www.microchip.com/">http://www.microchip.com/</a>. This web site is used as a means to make files and information easily available to customers. Accessible by using your favorite Internet browser, the web site contains the following information: - Product Support Data sheets and errata, application notes and sample programs, design resources, user's guides and hardware support documents, latest software releases and archived software - **General Technical Support** Frequently Asked Questions (FAQ), technical support requests, online discussion groups, Microchip consultant program member listing - Business of Microchip Product selector and ordering guides, latest Microchip press releases, listing of seminars and events, listings of Microchip sales offices, distributors and factory representatives ### **Customer Change Notification Service** Microchip's customer notification service helps keep customers current on Microchip products. Subscribers will receive e-mail notification whenever there are changes, updates, revisions or errata related to a specified product family or development tool of interest. To register, access the Microchip web site at <a href="http://www.microchip.com/">http://www.microchip.com/</a>. Under "Support", click on "Customer Change Notification" and follow the registration instructions. ### **Customer Support** Users of Microchip products can receive assistance through several channels: - Distributor or Representative - Local Sales Office - Field Application Engineer (FAE) - Technical Support Customers should contact their distributor, representative or Field Application Engineer (FAE) for support. Local sales offices are also available to help customers. A listing of sales offices and locations is included in the back of this document. Technical support is available through the web site at: http://www.microchip.com/support ### Microchip Devices Code Protection Feature Note the following details of the code protection feature on Microchip devices: - Microchip products meet the specification contained in their particular Microchip Data Sheet. - Microchip believes that its family of products is one of the most secure families of its kind on the market today, when used in the intended manner and under normal conditions. - There are dishonest and possibly illegal methods used to breach the code protection feature. All of these methods, to our knowledge, require using the Microchip products in a manner outside the operating specifications contained in Microchip's Data Sheets. Most likely, the person doing so is engaged in theft of intellectual property. - Microchip is willing to work with the customer who is concerned about the integrity of their code. © 2018 Microchip Technology Inc. Datasheet Complete DS40001906C-page 460 Neither Microchip nor any other semiconductor manufacturer can guarantee the security of their code. Code protection does not mean that we are guaranteeing the product as "unbreakable." Code protection is constantly evolving. We at Microchip are committed to continuously improving the code protection features of our products. Attempts to break Microchip's code protection feature may be a violation of the Digital Millennium Copyright Act. If such acts allow unauthorized access to your software or other copyrighted work, you may have a right to sue for relief under that Act. ### **Legal Notice** Information contained in this publication regarding device applications and the like is provided only for your convenience and may be superseded by updates. It is your responsibility to ensure that your application meets with your specifications. MICROCHIP MAKES NO REPRESENTATIONS OR WARRANTIES OF ANY KIND WHETHER EXPRESS OR IMPLIED, WRITTEN OR ORAL, STATUTORY OR OTHERWISE, RELATED TO THE INFORMATION, INCLUDING BUT NOT LIMITED TO ITS CONDITION, QUALITY, PERFORMANCE, MERCHANTABILITY OR FITNESS FOR PURPOSE. Microchip disclaims all liability arising from this information and its use. Use of Microchip devices in life support and/or safety applications is entirely at the buyer's risk, and the buyer agrees to defend, indemnify and hold harmless Microchip from any and all damages, claims, suits, or expenses resulting from such use. No licenses are conveyed, implicitly or otherwise, under any Microchip intellectual property rights unless otherwise stated. #### **Trademarks** The Microchip name and logo, the Microchip logo, AnyRate, AVR, AVR logo, AVR Freaks, BeaconThings, BitCloud, CryptoMemory, CryptoRF, dsPIC, FlashFlex, flexPWR, Heldo, JukeBlox, KeeLoq, KeeLoq logo, Kleer, LANCheck, LINK MD, maXStylus, maXTouch, MediaLB, megaAVR, MOST, MOST logo, MPLAB, OptoLyzer, PIC, picoPower, PICSTART, PIC32 logo, Prochip Designer, QTouch, RightTouch, SAM-BA, SpyNIC, SST, SST Logo, SuperFlash, tinyAVR, UNI/O, and XMEGA are registered trademarks of Microchip Technology Incorporated in the U.S.A. and other countries. ClockWorks, The Embedded Control Solutions Company, EtherSynch, Hyper Speed Control, HyperLight Load, IntelliMOS, mTouch, Precision Edge, and Quiet-Wire are registered trademarks of Microchip Technology Incorporated in the U.S.A. Adjacent Key Suppression, AKS, Analog-for-the-Digital Age, Any Capacitor, Anyln, AnyOut, BodyCom, chipKIT, chipKIT logo, CodeGuard, CryptoAuthentication, CryptoCompanion, CryptoController, dsPICDEM, dsPICDEM.net, Dynamic Average Matching, DAM, ECAN, EtherGREEN, In-Circuit Serial Programming, ICSP, Inter-Chip Connectivity, JitterBlocker, KleerNet, KleerNet logo, Mindi, MiWi, motorBench, MPASM, MPF, MPLAB Certified logo, MPLIB, MPLINK, MultiTRAK, NetDetach, Omniscient Code Generation, PICDEM, PICDEM.net, PICkit, PICtail, PureSilicon, QMatrix, RightTouch logo, REAL ICE, Ripple Blocker, SAM-ICE, Serial Quad I/O, SMART-I.S., SQI, SuperSwitcher, SuperSwitcher II, Total Endurance, TSHARC, USBCheck, VariSense, ViewSpan, WiperLock, Wireless DNA, and ZENA are trademarks of Microchip Technology Incorporated in the U.S.A. and other countries. SQTP is a service mark of Microchip Technology Incorporated in the U.S.A. Silicon Storage Technology is a registered trademark of Microchip Technology Inc. in other countries. GestIC is a registered trademark of Microchip Technology Germany II GmbH & Co. KG, a subsidiary of Microchip Technology Inc., in other countries. All other trademarks mentioned herein are property of their respective companies. © 2018 Microchip Technology Inc. Datasheet Complete DS40001906C-page 461 © 2018, Microchip Technology Incorporated, Printed in the U.S.A., All Rights Reserved. ISBN: 978-1-5224-2681-3 ### **Quality Management System Certified by DNV** #### ISO/TS 16949 Microchip received ISO/TS-16949:2009 certification for its worldwide headquarters, design and wafer fabrication facilities in Chandler and Tempe, Arizona; Gresham, Oregon and design centers in California and India. The Company's quality system processes and procedures are for its PIC® MCUs and dsPIC® DSCs, KEELOQ® code hopping devices, Serial EEPROMs, microperipherals, nonvolatile memory and analog products. In addition, Microchip's quality system for the design and manufacture of development systems is ISO 9001:2000 certified. © 2018 Microchip Technology Inc. Datasheet Complete DS40001906C-page 462 ## **Worldwide Sales and Service** | AMERICAS | ASIA/PACIFIC | ASIA/PACIFIC | EUROPE | |---------------------------|------------------------------------------------|-----------------------------------------------|-----------------------| | Corporate Office | Australia - Sydney | India - Bangalore | Austria - Wels | | 2355 West Chandler Blvd. | Tel: 61-2-9868-6733 | Tel: 91-80-3090-4444 | Tel: 43-7242-2244-39 | | Chandler, AZ 85224-6199 | China - Beijing | India - New Delhi | Fax: 43-7242-2244-393 | | Tel: 480-792-7200 | Tel: 86-10-8569-7000 | Tel: 91-11-4160-8631 | Denmark - Copenhagen | | Fax: 480-792-7277 | China - Chengdu | India - Pune | Tel: 45-4450-2828 | | echnical Support: | Tel: 86-28-8665-5511 | Tel: 91-20-4121-0141 | Fax: 45-4485-2829 | | http://www.microchip.com/ | China - Chongqing | Japan - Osaka | Finland - Espoo | | support | Tel: 86-23-8980-9588 | Tel: 81-6-6152-7160 | Tel: 358-9-4520-820 | | Veb Address: | China - Dongguan | Japan - Tokyo | France - Paris | | ww.microchip.com | Tel: 86-769-8702-9880 | Tel: 81-3-6880- 3770 | Tel: 33-1-69-53-63-20 | | Atlanta | China - Guangzhou | Korea - Daegu | Fax: 33-1-69-30-90-79 | | Ouluth, GA | Tel: 86-20-8755-8029 | Tel: 82-53-744-4301 | Germany - Garching | | el: 678-957-9614 | China - Hangzhou | Korea - Seoul | Tel: 49-8931-9700 | | ax: 678-957-1455 | Tel: 86-571-8792-8115 | Tel: 82-2-554-7200 | Germany - Haan | | ustin, TX | China - Hong Kong SAR | Malaysia - Kuala Lumpur | Tel: 49-2129-3766400 | | el: 512-257-3370 | Tel: 852-2943-5100 | Tel: 60-3-7651-7906 | Germany - Heilbronn | | Boston | China - Nanjing | Malaysia - Penang | Tel: 49-7131-67-3636 | | Vestborough, MA | Tel: 86-25-8473-2460 | Tel: 60-4-227-8870 | Germany - Karlsruhe | | el: 774-760-0087 | China - Qingdao | Philippines - Manila | Tel: 49-721-625370 | | ax: 774-760-0088 | Tel: 86-532-8502-7355 | Tel: 63-2-634-9065 | Germany - Munich | | chicago | China - Shanghai | Singapore | Tel: 49-89-627-144-0 | | asca, IL | Tel: 86-21-3326-8000 | Tel: 65-6334-8870 | Fax: 49-89-627-144-44 | | el: 630-285-0071 | China - Shenyang | Taiwan - Hsin Chu | Germany - Rosenheim | | ax: 630-285-0075 | Tel: 86-24-2334-2829 | Tel: 886-3-577-8366 | Tel: 49-8031-354-560 | | Pallas | China - Shenzhen | Taiwan - Kaohsiung | Israel - Ra'anana | | ddison, TX | Tel: 86-755-8864-2200 | Tel: 886-7-213-7830 | Tel: 972-9-744-7705 | | el: 972-818-7423 | <b>China - Suzhou</b><br>Tel: 86-186-6233-1526 | Taiwan - Taipei | Italy - Milan | | ax: 972-818-2924 | China - Wuhan | Tel: 886-2-2508-8600 | Tel: 39-0331-742611 | | etroit | Tel: 86-27-5980-5300 | Thailand - Bangkok | Fax: 39-0331-466781 | | lovi, MI | China - Xian | Tel: 66-2-694-1351 | Italy - Padova | | el: 248-848-4000 | Tel: 86-29-8833-7252 | Vietnam - Ho Chi Minh<br>Tel: 84-28-5448-2100 | Tel: 39-049-7625286 | | louston, TX | China - Xiamen | 101. 01 20 0110 2100 | Netherlands - Drunen | | el: 281-894-5983 | Tel: 86-592-2388138 | | Tel: 31-416-690399 | | ndianapolis | China - Zhuhai | | Fax: 31-416-690340 | | loblesville, IN | Tel: 86-756-3210040 | | Norway - Trondheim | | el: 317-773-8323 | 1000 000 000 000 000 | | Tel: 47-7289-7561 | | ax: 317-773-5453 | | | Poland - Warsaw | | el: 317-536-2380 | | | Tel: 48-22-3325737 | | os Angeles | | | Romania - Bucharest | | lission Viejo, CA | | | Tel: 40-21-407-87-50 | | el: 949-462-9523 | | | Spain - Madrid | | ax: 949-462-9608 | | | Tel: 34-91-708-08-90 | | el: 951-273-7800 | | | Fax: 34-91-708-08-91 | | aleigh, NC | | | Sweden - Gothenberg | | el: 919-844-7510 | | | Tel: 46-31-704-60-40 | | lew York, NY | | | Sweden - Stockholm | | el: 631-435-6000 | | | Tel: 46-8-5090-4654 | | San Jose, CA | | | UK - Wokingham | | el: 408-735-9110 | | | Tel: 44-118-921-5800 | | el: 408-436-4270 | | | Fax: 44-118-921-5820 | | anada - Toronto | | | | | el: 905-695-1980 | | | | | ax: 905-695-2078 | | | | DS40001906C-page 463