#### 90W Gan WIDE-BAND POWER AMPLIFIER Package: Flanged Ceramic, 2 Pin #### **Features** - Broadband Operation DC to 3GHz - Advanced GaN HEMT Technology - Advanced Heat Sink Technology - Small Signal Gain = 14dB at 2GHz - 48V Operation Typical Performance: - Output Power 90W at P3dB - · Drain Efficiency 65% at P3dB - -40°C to 85°C Operating Temperature #### **Applications** - Commercial Wireless Infrastructure - Cellular and WiMAX Infrastructure - Civilian and Military Radar - General Purpose Broadband Amplifiers - Public Mobile Radios - Industrial, Scientific and Medical #### Functional Block Diagram ### **Product Description** The RF3933 is a 48V, 90W high power discrete amplifier designed for commercial wireless infrastructure, cellular and WiMAX infrastructure, industrial/scientific/medical and general purpose broadband amplifier applications. Using an advanced high power density Gallium Nitride (GaN) semiconductor process, these high-performance amplifiers achieve high efficiency and flat gain over a broad frequency range in a single amplifier design. The RF3933 is an unmatched GaN transistor packaged in a hermetic, flanged ceramic package. This package provides excellent thermal stability through the use of advanced heat sink and power dissipation technologies. Ease of integration is accomplished through the incorporation of simple, optimized matching networks external to the package that provide wideband gain and power performance in a single amplifier. #### **Ordering Information** RF3933 90W GaN Wide-Band Power Amplifier RF3933PCBA-410 Fully Assembled Evaluation Board at 2.14GHz; 48V | Optimum Technology Matching® Applied | | | | | |--------------------------------------|---------------|--------------|-------------------|--| | ☐ GaAs HBT | ☐ SiGe BiCMOS | ☐ GaAs pHEMT | <b>▼</b> GaN HEMT | | | ☐ GaAs MESFET | ☐ Si BiCMOS | ☐ Si CMOS | | | | ☐ InGaP HBT | ☐ SiGe HBT | ☐ Si BJT | | | #### **Absolute Maximum Ratings** | Parameter | Rating | Unit | |----------------------------------------------------------------------------------------|-------------|-------| | Drain Voltage (V <sub>D</sub> ) | 150 | V | | Gate Voltage (V <sub>G</sub> ) | -8 to +2 | V | | Gate Current (I <sub>G</sub> ) | 54 | mA | | Operational Voltage | 50 | V | | Ruggedness (VSWR) | 10:1 | | | Storage Temperature Range | -55 to +125 | °C | | Operating Temperature Range (T <sub>C</sub> ) | -40 to +85 | °C | | Operating Junction Temperature (T <sub>J</sub> ) | 200 | °C | | Human Body Model | Class 1A | | | MTTF (T <sub>J</sub> < 200 °C, 95% Confidence Limits)* | 3E + 06 | Hours | | Thermal Resistance, $R_{TH}$ (junction to case) measured at $T_C$ =85 °C, DC bias only | 2.1 | °C/W | #### Caution! ESD sensitive device. Exceeding any one or a combination of the Absolute Maximum Rating conditions may cause permanent damage to the device. Extended application of Absolute Maximum Rating conditions to the device may reduce device reliability. Specified typical performance or functional operation of the device under Absolute Maximum Rating conditions is not implied. The information in this publication is believed to be accurate and reliable. However, no responsibility is assumed by RF Micro Devices, Inc. ("RFMD") for its use, nor for any infringement of patents, or other rights of third parties, resulting from its use. No license is granted by implication or otherwise under any patent or patent rights of RFMD. RFMD reserves the right to change component circuitry, recommended application circuitry and specifications at any time without prior notice. RFMD Green: RoHS compliant per EU Directive 2002/95/EC, halogen free per IEC 61249-2-21, < 1000 ppm each of antimony trioxide in polymeric materials and red phosphorus as a flame retardant, and <2% antimony in solder. Operation of this device beyond any one of these limits may cause permanent damage. For reliable continuous operation, the device voltage and current must not exceed the maximum operating values. Bias Conditions should also satisfy the following expression: $P_{DISS} < (T_J - T_C)/R_{TH\ J-C}$ and $T_C = T_{CASE}$ | Dawanastan | | Specification | | 11:4 | Condition | | |---------------------------------------------------------|----------|---------------|------|------|--------------------------------------------|--| | Parameter | Min. | Тур. | Max. | Unit | Condition | | | Recommended Operating Cor | nditions | | | | | | | Drain Voltage (V <sub>DSQ</sub> ) | 28 | | 48 | V | | | | Gate Voltage (V <sub>GSQ</sub> ) | -4.5 | -3.7 | -2.5 | V | | | | Drain Bias Current | | 300 | | mA | | | | Frequency of Operation | DC | | 3000 | MHz | | | | Capacitance | | | | | | | | C <sub>RSS</sub> | | 7 | | pF | $V_G=-8V, V_D=0V$ | | | C <sub>ISS</sub> | | 30 | | pF | | | | C <sub>OSS</sub> | | 21 | | pF | | | | DC Functional Test | | | | | | | | I <sub>G (OFF)</sub> - Gate Leakage | | | 2 | mA | V <sub>G</sub> =-8V, V <sub>D</sub> =0V | | | I <sub>D (OFF)</sub> – Drain Leakage | | | 2.5 | mA | V <sub>G</sub> =-8V, V <sub>D</sub> =48V | | | V <sub>GS (TH)</sub> - Threshold Voltage | | -4.2 | | V | V <sub>D</sub> =48V, I <sub>D</sub> =20 mA | | | V <sub>DS (ON)</sub> – Drain Voltage at High<br>Current | | 0.25 | | V | V <sub>G</sub> =0V, I <sub>D</sub> =1.5A | | | RF Functional Test | | | | | [1], [2] | | | V <sub>GS (Q)</sub> | | -3.4 | | V | V <sub>D</sub> =48V, I <sub>D</sub> =300mA | | | Gain | 10 | 12 | | dB | CW, P <sub>OUT</sub> =49.5dBm, f=2140MHz | | | Drain Efficiency | 55 | 60 | 1 | % | CW, P <sub>OUT</sub> =49.5dBm, f=2140MHz | | | Input Return Loss | -10 | -12 | | dB | CW, P <sub>OUT</sub> =49.5dBm, f=2140MHz | | <sup>\*</sup> MTTF - median time to failure for wear-out failure mode (30% I<sub>DSS</sub> degradation) which is determined by the technology process reliability. Refer to product qualification report for FIT(random) failure rate. | Parameter | Specification | | Unit | Condition | | |--------------------------|---------------|------|------|-----------|----------------| | | Min. | Тур. | Max. | UIIIL | Condition | | RF Typical Performance | | | | | [1], [2] | | Small Signal Gain | | 21 | | dB | CW, F=900 MHz | | Small Signal Gain | | 13.5 | | dB | CW, F=2140 MHz | | Output Power at P3dB | | 49.5 | | dBm | CW, F=900MHz | | Output Power at P3dB | | 49.5 | | dBm | CW, F=2140 MHz | | Drain Efficiency at P3dB | | 75 | | % | CW, F=900 MHz | | Drain Efficiency at P3dB | | 65 | | % | CW, F=2140 MHz | <sup>[1]</sup> Test Conditions: CW Operation, $V_{DSQ}$ =48V, $I_{DQ}$ =300 mA, T=25 °C. <sup>[2]</sup> Performance in a standard tuned test fixture. # Typical Performance in Standard 2.14GHz Tuned Test Fixture (T=25 °C, unless otherwise noted) # Typical Performance in Standard 900 MHz Tuned Test Fixture (T=25 °C, unless otherwise noted) ## **Package Drawing** Package Style: Flanged Ceramic ## **Pin-Out Table** | Pin | Function | Description | |-----|----------|----------------------| | 1 | Gate | Gate - VG RF Output | | 2 | Drain | Drain - VD RF Output | | 3 | Source | Source - Ground Base | #### **Bias Instruction for RF3933 Evaluation Board** ESD Sensitive Material. Please use proper ESD precautions when handling devices of evaluation board. Evaluation board requires additional external fan cooling. Connect all supplies before powering up the evaluation board. - 1. Connect RF cables at RF $_{\rm IN}$ and RF $_{\rm OUT}$ . - Connect ground to the ground supply terminal, and ensure that both the V<sub>G</sub> and V<sub>D</sub> grounds are also connected to this ground supply terminal. - 3. Apply -8V to $V_G$ . - 4. Apply 48V to V<sub>D</sub>. - 5. Increase $V_{\mbox{\scriptsize G}}$ until drain current reaches 300 mA or desired bias point. - 6. Turn on the RF input. ## 2.14 GHz Evaluation Board Schematic ## 2.14GHz Evaluation Board Bill of Materials | Component | Value | Manufacturer | Part Number | |------------------|--------|--------------|--------------------| | C1, C2, C10, C11 | 33 pF | ATC | ATC800A330JT | | C3, C14 | 0.1μF | Murata | GRM32NR72A104KA01L | | C4, C13 | 4.7 μF | Murata | GRM55ER72A475KA01L | | C15 | 0.5 pF | ATC | ATC800A0R5BT | | C6 | 1.8pF | ATC | ATC800A1R8BT | | C7 | 1.5pF | ATC | ATC800A1R5BT | | C8 | 1.0pF | ATC | ATC800A1R0BT | | C9 | 2.4 pF | ATC | ATC800A2R4BT | | C16 | 10pF | ATC | ATC800A100JT | | C12 | 330μF | Panasonic | EEU-FC2A331 | | C5 | 100μF | Panasonic | ECE-V1HA101UP | | R1 | 10Ω | Panasonic | ERJ-8GEYJ100V | ## 2.14GHz Evaluation Board Layout ## **Device Impedances** | Frequency | Z Source (Ω) | <b>Z</b> Load ( $\Omega$ ) | |-----------|--------------|----------------------------| | 2110MHz | 2.05 - j3.67 | 4.8 - j0.08 | | 2140 MHz | 1.92 - j3.44 | 4.82 + j0.45 | | 2170 MHz | 1.88 - j3.11 | 4.83 + j1.05 | Device impedances reported are the measured evaluation board impedances chosen for a tradeoff of efficiency, peak power, and linear performance across the entire frequency bandwidth. ## 900MHz Evaluation Board Schematic ## 900 MHz Evaluation Board Bill of Materials | Component | Value | Manufacturer | Part Number | |------------------|--------|--------------|--------------------| | C1, C2, C10, C11 | 68 pF | ATC | ATC800A680JT | | C3, C14 | 0.1μF | Murata | GRM32NR72A104KA01L | | C4, C13 | 4.7 μF | Murata | GRM55ER72A475KA01L | | C6 | 6.8pF | ATC | ATC800A6R8JT | | C7 | 18pF | ATC | ATC800A180JT | | C8 | 12pF | ATC | ATC800A120JT | | C9 | 4.7 pF | ATC | ATC800A4R7BT | | C12 | 330μF | Panasonic | EEU-FC2A331 | | C5 | 100μF | Panasonic | ECE-V1HA101UP | | R1 | 10Ω | Panasonic | ERJ-8GEYJ100V | ## 900 MHz Evaluation Board Layout ## **Device Impedances** | Frequency | Z Source (Ω) | <b>Z</b> Load ( $\Omega$ ) | |-----------|--------------|----------------------------| | 880 MHz | 2.05 + j4.09 | 6.82 + j6.34 | | 900 MHz | 2.12 + j4.15 | 7.18 + j5.82 | | 920MHz | 1.95 + j3.92 | 6.93 + j5.42 | Device impedances reported are the measured evaluation board impedances chosen for a tradeoff of efficiency, peak power, and linear performance across the entire frequency bandwidth. ## **RF3933** #### **Device Handling/Environmental Conditions** GaN HEMT devices are ESD sensitive materials. Please use proper ESD precautions when handling devices or evaluation boards. #### **GaN HEMT Capacitances** The physical structure of the GaN HEMT results in three terminal capacitors similar to other FET technologies. These capacitances exist across all three terminals of the device. The physical manufactured characteristics of the device determine the value of the $C_{DS}$ (drain to source), $C_{GS}$ (gate to source) and $C_{GD}$ (gate to drain). These capacitances change value as the terminal voltages are varied. RFMD presents the three terminal capacitances measured with the gate pinched off ( $V_{GS}$ = -8V) and zero volts applied to the drain. During the measurement process, the parasitic capacitances of the package that holds the amplifier is removed through a calibration step. Any internal matching is included in the terminal capacitance measurements. The capacitance values presented in the typical characteristics table of the device represent the measured input ( $C_{ISS}$ ), output ( $C_{OSS}$ ), and reverse ( $C_{RSS}$ ) capacitance at the stated bias voltages. The relationship to three terminal capacitances is as follows: $$C_{ISS} = C_{GD} + C_{GS}$$ $$C_{OSS} = C_{GD} + C_{DS}$$ $$C_{RSS} = C_{GD}$$ #### DC Bias The GaN HEMT device is a depletion mode high electron mobility transistor (HEMT). At zero volts $V_{GS}$ the drain of the device is saturated and uncontrolled drain current will destroy the transistor. The gate voltage must be taken to a potential lower than the source voltage to pinch off the device prior to applying the drain voltage, taking care not to exceed the gate voltage maximum limits. RFMD recommends applying $V_{GS} = -5V$ before applying any $V_{DS}$ . RF Power transistor performance capabilities are determined by the applied quiescent drain current. This drain current can be adjusted to trade off power, linearity, and efficiency characteristics of the device. The recommended quiescent drain current ( $I_{DQ}$ ) shown in the RF typical performance table is chosen to best represent the operational characteristics for this device, considering manufacturing variations and expected performance. The user may choose alternate conditions for biasing this device based on performance tradeoffs. #### **Mounting and Thermal Considerations** The thermal resistance provided as R<sub>TH</sub> (junction to case) represents only the packaged device thermal characteristics. This is measured using IR microscopy capturing the device under test temperature at the hottest spot of the die. At the same time, the package temperature is measured using a thermocouple touching the backside of the die embedded in the device heatsink but sized to prevent the measurement system from impacting the results. Knowing the dissipated power at the time of the measurement, the thermal resistance is calculated. In order to achieve the advertised MTTF, proper heat removal must be considered to maintain the junction at or below the maximum of 200°C. Proper thermal design includes consideration of ambient temperature and the thermal resistance from ambient to the back of the package including heatsinking systems and air flow mechanisms. Incorporating the dissipated DC power, it is possible to calculate the junction temperature of the device.